ARM: OMAP2+: clock: use driver API instead of direct memory read/write
[linux-2.6-block.git] / arch / arm / mach-omap2 / omap_hwmod.c
CommitLineData
63c85238
PW
1/*
2 * omap_hwmod implementation for OMAP2/3/4
3 *
550c8092 4 * Copyright (C) 2009-2011 Nokia Corporation
30e105c0 5 * Copyright (C) 2011-2012 Texas Instruments, Inc.
63c85238 6 *
4788da26
PW
7 * Paul Walmsley, BenoƮt Cousson, Kevin Hilman
8 *
9 * Created in collaboration with (alphabetical order): Thara Gopinath,
10 * Tony Lindgren, Rajendra Nayak, Vikram Pandita, Sakari Poussa, Anand
11 * Sawant, Santosh Shilimkar, Richard Woodruff
63c85238
PW
12 *
13 * This program is free software; you can redistribute it and/or modify
14 * it under the terms of the GNU General Public License version 2 as
15 * published by the Free Software Foundation.
16 *
74ff3a68
PW
17 * Introduction
18 * ------------
19 * One way to view an OMAP SoC is as a collection of largely unrelated
20 * IP blocks connected by interconnects. The IP blocks include
21 * devices such as ARM processors, audio serial interfaces, UARTs,
22 * etc. Some of these devices, like the DSP, are created by TI;
23 * others, like the SGX, largely originate from external vendors. In
24 * TI's documentation, on-chip devices are referred to as "OMAP
25 * modules." Some of these IP blocks are identical across several
26 * OMAP versions. Others are revised frequently.
63c85238 27 *
74ff3a68
PW
28 * These OMAP modules are tied together by various interconnects.
29 * Most of the address and data flow between modules is via OCP-based
30 * interconnects such as the L3 and L4 buses; but there are other
31 * interconnects that distribute the hardware clock tree, handle idle
32 * and reset signaling, supply power, and connect the modules to
33 * various pads or balls on the OMAP package.
34 *
35 * OMAP hwmod provides a consistent way to describe the on-chip
36 * hardware blocks and their integration into the rest of the chip.
37 * This description can be automatically generated from the TI
38 * hardware database. OMAP hwmod provides a standard, consistent API
39 * to reset, enable, idle, and disable these hardware blocks. And
40 * hwmod provides a way for other core code, such as the Linux device
41 * code or the OMAP power management and address space mapping code,
42 * to query the hardware database.
43 *
44 * Using hwmod
45 * -----------
46 * Drivers won't call hwmod functions directly. That is done by the
47 * omap_device code, and in rare occasions, by custom integration code
48 * in arch/arm/ *omap*. The omap_device code includes functions to
49 * build a struct platform_device using omap_hwmod data, and that is
50 * currently how hwmod data is communicated to drivers and to the
51 * Linux driver model. Most drivers will call omap_hwmod functions only
52 * indirectly, via pm_runtime*() functions.
53 *
54 * From a layering perspective, here is where the OMAP hwmod code
55 * fits into the kernel software stack:
56 *
57 * +-------------------------------+
58 * | Device driver code |
59 * | (e.g., drivers/) |
60 * +-------------------------------+
61 * | Linux driver model |
62 * | (platform_device / |
63 * | platform_driver data/code) |
64 * +-------------------------------+
65 * | OMAP core-driver integration |
66 * |(arch/arm/mach-omap2/devices.c)|
67 * +-------------------------------+
68 * | omap_device code |
69 * | (../plat-omap/omap_device.c) |
70 * +-------------------------------+
71 * ----> | omap_hwmod code/data | <-----
72 * | (../mach-omap2/omap_hwmod*) |
73 * +-------------------------------+
74 * | OMAP clock/PRCM/register fns |
75 * | (__raw_{read,write}l, clk*) |
76 * +-------------------------------+
77 *
78 * Device drivers should not contain any OMAP-specific code or data in
79 * them. They should only contain code to operate the IP block that
80 * the driver is responsible for. This is because these IP blocks can
81 * also appear in other SoCs, either from TI (such as DaVinci) or from
82 * other manufacturers; and drivers should be reusable across other
83 * platforms.
84 *
85 * The OMAP hwmod code also will attempt to reset and idle all on-chip
86 * devices upon boot. The goal here is for the kernel to be
87 * completely self-reliant and independent from bootloaders. This is
88 * to ensure a repeatable configuration, both to ensure consistent
89 * runtime behavior, and to make it easier for others to reproduce
90 * bugs.
91 *
92 * OMAP module activity states
93 * ---------------------------
94 * The hwmod code considers modules to be in one of several activity
95 * states. IP blocks start out in an UNKNOWN state, then once they
96 * are registered via the hwmod code, proceed to the REGISTERED state.
97 * Once their clock names are resolved to clock pointers, the module
98 * enters the CLKS_INITED state; and finally, once the module has been
99 * reset and the integration registers programmed, the INITIALIZED state
100 * is entered. The hwmod code will then place the module into either
101 * the IDLE state to save power, or in the case of a critical system
102 * module, the ENABLED state.
103 *
104 * OMAP core integration code can then call omap_hwmod*() functions
105 * directly to move the module between the IDLE, ENABLED, and DISABLED
106 * states, as needed. This is done during both the PM idle loop, and
107 * in the OMAP core integration code's implementation of the PM runtime
108 * functions.
109 *
110 * References
111 * ----------
112 * This is a partial list.
63c85238
PW
113 * - OMAP2420 Multimedia Processor Silicon Revision 2.1.1, 2.2 (SWPU064)
114 * - OMAP2430 Multimedia Device POP Silicon Revision 2.1 (SWPU090)
115 * - OMAP34xx Multimedia Device Silicon Revision 3.1 (SWPU108)
116 * - OMAP4430 Multimedia Device Silicon Revision 1.0 (SWPU140)
117 * - Open Core Protocol Specification 2.2
118 *
119 * To do:
63c85238
PW
120 * - handle IO mapping
121 * - bus throughput & module latency measurement code
122 *
123 * XXX add tests at the beginning of each function to ensure the hwmod is
124 * in the appropriate state
125 * XXX error return values should be checked to ensure that they are
126 * appropriate
127 */
128#undef DEBUG
129
130#include <linux/kernel.h>
131#include <linux/errno.h>
132#include <linux/io.h>
f5dd3bb5 133#include <linux/clk-provider.h>
63c85238
PW
134#include <linux/delay.h>
135#include <linux/err.h>
136#include <linux/list.h>
137#include <linux/mutex.h>
dc6d1cda 138#include <linux/spinlock.h>
abc2d545 139#include <linux/slab.h>
2221b5cd 140#include <linux/bootmem.h>
f7b861b7 141#include <linux/cpu.h>
079abade
SS
142#include <linux/of.h>
143#include <linux/of_address.h>
63c85238 144
fa200222
PW
145#include <asm/system_misc.h>
146
a135eaae 147#include "clock.h"
2a296c8f 148#include "omap_hwmod.h"
63c85238 149
dbc04161
TL
150#include "soc.h"
151#include "common.h"
152#include "clockdomain.h"
153#include "powerdomain.h"
ff4ae5d9
PW
154#include "cm2xxx.h"
155#include "cm3xxx.h"
d0f0631d 156#include "cminst44xx.h"
1688bf19 157#include "cm33xx.h"
b13159af 158#include "prm.h"
139563ad 159#include "prm3xxx.h"
d198b514 160#include "prm44xx.h"
1688bf19 161#include "prm33xx.h"
eaac329d 162#include "prminst44xx.h"
8d9af88f 163#include "mux.h"
5165882a 164#include "pm.h"
63c85238 165
63c85238 166/* Name of the OMAP hwmod for the MPU */
5c2c0296 167#define MPU_INITIATOR_NAME "mpu"
63c85238 168
2221b5cd
PW
169/*
170 * Number of struct omap_hwmod_link records per struct
171 * omap_hwmod_ocp_if record (master->slave and slave->master)
172 */
173#define LINKS_PER_OCP_IF 2
174
9ebfd285
KH
175/**
176 * struct omap_hwmod_soc_ops - fn ptrs for some SoC-specific operations
177 * @enable_module: function to enable a module (via MODULEMODE)
178 * @disable_module: function to disable a module (via MODULEMODE)
179 *
180 * XXX Eventually this functionality will be hidden inside the PRM/CM
181 * device drivers. Until then, this should avoid huge blocks of cpu_is_*()
182 * conditionals in this code.
183 */
184struct omap_hwmod_soc_ops {
185 void (*enable_module)(struct omap_hwmod *oh);
186 int (*disable_module)(struct omap_hwmod *oh);
8f6aa8ee 187 int (*wait_target_ready)(struct omap_hwmod *oh);
b8249cf2
KH
188 int (*assert_hardreset)(struct omap_hwmod *oh,
189 struct omap_hwmod_rst_info *ohri);
190 int (*deassert_hardreset)(struct omap_hwmod *oh,
191 struct omap_hwmod_rst_info *ohri);
192 int (*is_hardreset_asserted)(struct omap_hwmod *oh,
193 struct omap_hwmod_rst_info *ohri);
0a179eaa 194 int (*init_clkdm)(struct omap_hwmod *oh);
e6d3a8b0
RN
195 void (*update_context_lost)(struct omap_hwmod *oh);
196 int (*get_context_lost)(struct omap_hwmod *oh);
9ebfd285
KH
197};
198
199/* soc_ops: adapts the omap_hwmod code to the currently-booted SoC */
200static struct omap_hwmod_soc_ops soc_ops;
201
63c85238
PW
202/* omap_hwmod_list contains all registered struct omap_hwmods */
203static LIST_HEAD(omap_hwmod_list);
204
63c85238
PW
205/* mpu_oh: used to add/remove MPU initiator from sleepdep list */
206static struct omap_hwmod *mpu_oh;
207
5165882a
VB
208/* io_chain_lock: used to serialize reconfigurations of the I/O chain */
209static DEFINE_SPINLOCK(io_chain_lock);
210
2221b5cd
PW
211/*
212 * linkspace: ptr to a buffer that struct omap_hwmod_link records are
213 * allocated from - used to reduce the number of small memory
214 * allocations, which has a significant impact on performance
215 */
216static struct omap_hwmod_link *linkspace;
217
218/*
219 * free_ls, max_ls: array indexes into linkspace; representing the
220 * next free struct omap_hwmod_link index, and the maximum number of
221 * struct omap_hwmod_link records allocated (respectively)
222 */
223static unsigned short free_ls, max_ls, ls_supp;
63c85238 224
9ebfd285
KH
225/* inited: set to true once the hwmod code is initialized */
226static bool inited;
227
63c85238
PW
228/* Private functions */
229
5d95dde7 230/**
11cd4b94 231 * _fetch_next_ocp_if - return the next OCP interface in a list
2221b5cd 232 * @p: ptr to a ptr to the list_head inside the ocp_if to return
11cd4b94
PW
233 * @i: pointer to the index of the element pointed to by @p in the list
234 *
235 * Return a pointer to the struct omap_hwmod_ocp_if record
236 * containing the struct list_head pointed to by @p, and increment
237 * @p such that a future call to this routine will return the next
238 * record.
5d95dde7
PW
239 */
240static struct omap_hwmod_ocp_if *_fetch_next_ocp_if(struct list_head **p,
5d95dde7
PW
241 int *i)
242{
243 struct omap_hwmod_ocp_if *oi;
244
11cd4b94
PW
245 oi = list_entry(*p, struct omap_hwmod_link, node)->ocp_if;
246 *p = (*p)->next;
2221b5cd 247
5d95dde7
PW
248 *i = *i + 1;
249
250 return oi;
251}
252
63c85238
PW
253/**
254 * _update_sysc_cache - return the module OCP_SYSCONFIG register, keep copy
255 * @oh: struct omap_hwmod *
256 *
257 * Load the current value of the hwmod OCP_SYSCONFIG register into the
258 * struct omap_hwmod for later use. Returns -EINVAL if the hwmod has no
259 * OCP_SYSCONFIG register or 0 upon success.
260 */
261static int _update_sysc_cache(struct omap_hwmod *oh)
262{
43b40992
PW
263 if (!oh->class->sysc) {
264 WARN(1, "omap_hwmod: %s: cannot read OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
63c85238
PW
265 return -EINVAL;
266 }
267
268 /* XXX ensure module interface clock is up */
269
cc7a1d2a 270 oh->_sysc_cache = omap_hwmod_read(oh, oh->class->sysc->sysc_offs);
63c85238 271
43b40992 272 if (!(oh->class->sysc->sysc_flags & SYSC_NO_CACHE))
883edfdd 273 oh->_int_flags |= _HWMOD_SYSCONFIG_LOADED;
63c85238
PW
274
275 return 0;
276}
277
278/**
279 * _write_sysconfig - write a value to the module's OCP_SYSCONFIG register
280 * @v: OCP_SYSCONFIG value to write
281 * @oh: struct omap_hwmod *
282 *
43b40992
PW
283 * Write @v into the module class' OCP_SYSCONFIG register, if it has
284 * one. No return value.
63c85238
PW
285 */
286static void _write_sysconfig(u32 v, struct omap_hwmod *oh)
287{
43b40992
PW
288 if (!oh->class->sysc) {
289 WARN(1, "omap_hwmod: %s: cannot write OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
63c85238
PW
290 return;
291 }
292
293 /* XXX ensure module interface clock is up */
294
233cbe5b
RN
295 /* Module might have lost context, always update cache and register */
296 oh->_sysc_cache = v;
297 omap_hwmod_write(v, oh, oh->class->sysc->sysc_offs);
63c85238
PW
298}
299
300/**
301 * _set_master_standbymode: set the OCP_SYSCONFIG MIDLEMODE field in @v
302 * @oh: struct omap_hwmod *
303 * @standbymode: MIDLEMODE field bits
304 * @v: pointer to register contents to modify
305 *
306 * Update the master standby mode bits in @v to be @standbymode for
307 * the @oh hwmod. Does not write to the hardware. Returns -EINVAL
308 * upon error or 0 upon success.
309 */
310static int _set_master_standbymode(struct omap_hwmod *oh, u8 standbymode,
311 u32 *v)
312{
358f0e63
TG
313 u32 mstandby_mask;
314 u8 mstandby_shift;
315
43b40992
PW
316 if (!oh->class->sysc ||
317 !(oh->class->sysc->sysc_flags & SYSC_HAS_MIDLEMODE))
63c85238
PW
318 return -EINVAL;
319
43b40992
PW
320 if (!oh->class->sysc->sysc_fields) {
321 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
358f0e63
TG
322 return -EINVAL;
323 }
324
43b40992 325 mstandby_shift = oh->class->sysc->sysc_fields->midle_shift;
358f0e63
TG
326 mstandby_mask = (0x3 << mstandby_shift);
327
328 *v &= ~mstandby_mask;
329 *v |= __ffs(standbymode) << mstandby_shift;
63c85238
PW
330
331 return 0;
332}
333
334/**
335 * _set_slave_idlemode: set the OCP_SYSCONFIG SIDLEMODE field in @v
336 * @oh: struct omap_hwmod *
337 * @idlemode: SIDLEMODE field bits
338 * @v: pointer to register contents to modify
339 *
340 * Update the slave idle mode bits in @v to be @idlemode for the @oh
341 * hwmod. Does not write to the hardware. Returns -EINVAL upon error
342 * or 0 upon success.
343 */
344static int _set_slave_idlemode(struct omap_hwmod *oh, u8 idlemode, u32 *v)
345{
358f0e63
TG
346 u32 sidle_mask;
347 u8 sidle_shift;
348
43b40992
PW
349 if (!oh->class->sysc ||
350 !(oh->class->sysc->sysc_flags & SYSC_HAS_SIDLEMODE))
63c85238
PW
351 return -EINVAL;
352
43b40992
PW
353 if (!oh->class->sysc->sysc_fields) {
354 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
358f0e63
TG
355 return -EINVAL;
356 }
357
43b40992 358 sidle_shift = oh->class->sysc->sysc_fields->sidle_shift;
358f0e63
TG
359 sidle_mask = (0x3 << sidle_shift);
360
361 *v &= ~sidle_mask;
362 *v |= __ffs(idlemode) << sidle_shift;
63c85238
PW
363
364 return 0;
365}
366
367/**
368 * _set_clockactivity: set OCP_SYSCONFIG.CLOCKACTIVITY bits in @v
369 * @oh: struct omap_hwmod *
370 * @clockact: CLOCKACTIVITY field bits
371 * @v: pointer to register contents to modify
372 *
373 * Update the clockactivity mode bits in @v to be @clockact for the
374 * @oh hwmod. Used for additional powersaving on some modules. Does
375 * not write to the hardware. Returns -EINVAL upon error or 0 upon
376 * success.
377 */
378static int _set_clockactivity(struct omap_hwmod *oh, u8 clockact, u32 *v)
379{
358f0e63
TG
380 u32 clkact_mask;
381 u8 clkact_shift;
382
43b40992
PW
383 if (!oh->class->sysc ||
384 !(oh->class->sysc->sysc_flags & SYSC_HAS_CLOCKACTIVITY))
63c85238
PW
385 return -EINVAL;
386
43b40992
PW
387 if (!oh->class->sysc->sysc_fields) {
388 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
358f0e63
TG
389 return -EINVAL;
390 }
391
43b40992 392 clkact_shift = oh->class->sysc->sysc_fields->clkact_shift;
358f0e63
TG
393 clkact_mask = (0x3 << clkact_shift);
394
395 *v &= ~clkact_mask;
396 *v |= clockact << clkact_shift;
63c85238
PW
397
398 return 0;
399}
400
401/**
313a76ee 402 * _set_softreset: set OCP_SYSCONFIG.SOFTRESET bit in @v
63c85238
PW
403 * @oh: struct omap_hwmod *
404 * @v: pointer to register contents to modify
405 *
406 * Set the SOFTRESET bit in @v for hwmod @oh. Returns -EINVAL upon
407 * error or 0 upon success.
408 */
409static int _set_softreset(struct omap_hwmod *oh, u32 *v)
410{
358f0e63
TG
411 u32 softrst_mask;
412
43b40992
PW
413 if (!oh->class->sysc ||
414 !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
63c85238
PW
415 return -EINVAL;
416
43b40992
PW
417 if (!oh->class->sysc->sysc_fields) {
418 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
358f0e63
TG
419 return -EINVAL;
420 }
421
43b40992 422 softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);
358f0e63
TG
423
424 *v |= softrst_mask;
63c85238
PW
425
426 return 0;
427}
428
313a76ee
RQ
429/**
430 * _clear_softreset: clear OCP_SYSCONFIG.SOFTRESET bit in @v
431 * @oh: struct omap_hwmod *
432 * @v: pointer to register contents to modify
433 *
434 * Clear the SOFTRESET bit in @v for hwmod @oh. Returns -EINVAL upon
435 * error or 0 upon success.
436 */
437static int _clear_softreset(struct omap_hwmod *oh, u32 *v)
438{
439 u32 softrst_mask;
440
441 if (!oh->class->sysc ||
442 !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
443 return -EINVAL;
444
445 if (!oh->class->sysc->sysc_fields) {
446 WARN(1,
447 "omap_hwmod: %s: sysc_fields absent for sysconfig class\n",
448 oh->name);
449 return -EINVAL;
450 }
451
452 softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);
453
454 *v &= ~softrst_mask;
455
456 return 0;
457}
458
613ad0e9
TK
459/**
460 * _wait_softreset_complete - wait for an OCP softreset to complete
461 * @oh: struct omap_hwmod * to wait on
462 *
463 * Wait until the IP block represented by @oh reports that its OCP
464 * softreset is complete. This can be triggered by software (see
465 * _ocp_softreset()) or by hardware upon returning from off-mode (one
466 * example is HSMMC). Waits for up to MAX_MODULE_SOFTRESET_WAIT
467 * microseconds. Returns the number of microseconds waited.
468 */
469static int _wait_softreset_complete(struct omap_hwmod *oh)
470{
471 struct omap_hwmod_class_sysconfig *sysc;
472 u32 softrst_mask;
473 int c = 0;
474
475 sysc = oh->class->sysc;
476
477 if (sysc->sysc_flags & SYSS_HAS_RESET_STATUS)
478 omap_test_timeout((omap_hwmod_read(oh, sysc->syss_offs)
479 & SYSS_RESETDONE_MASK),
480 MAX_MODULE_SOFTRESET_WAIT, c);
481 else if (sysc->sysc_flags & SYSC_HAS_RESET_STATUS) {
482 softrst_mask = (0x1 << sysc->sysc_fields->srst_shift);
483 omap_test_timeout(!(omap_hwmod_read(oh, sysc->sysc_offs)
484 & softrst_mask),
485 MAX_MODULE_SOFTRESET_WAIT, c);
486 }
487
488 return c;
489}
490
6668546f
KVA
491/**
492 * _set_dmadisable: set OCP_SYSCONFIG.DMADISABLE bit in @v
493 * @oh: struct omap_hwmod *
494 *
495 * The DMADISABLE bit is a semi-automatic bit present in sysconfig register
496 * of some modules. When the DMA must perform read/write accesses, the
497 * DMADISABLE bit is cleared by the hardware. But when the DMA must stop
498 * for power management, software must set the DMADISABLE bit back to 1.
499 *
500 * Set the DMADISABLE bit in @v for hwmod @oh. Returns -EINVAL upon
501 * error or 0 upon success.
502 */
503static int _set_dmadisable(struct omap_hwmod *oh)
504{
505 u32 v;
506 u32 dmadisable_mask;
507
508 if (!oh->class->sysc ||
509 !(oh->class->sysc->sysc_flags & SYSC_HAS_DMADISABLE))
510 return -EINVAL;
511
512 if (!oh->class->sysc->sysc_fields) {
513 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
514 return -EINVAL;
515 }
516
517 /* clocks must be on for this operation */
518 if (oh->_state != _HWMOD_STATE_ENABLED) {
519 pr_warn("omap_hwmod: %s: dma can be disabled only from enabled state\n", oh->name);
520 return -EINVAL;
521 }
522
523 pr_debug("omap_hwmod: %s: setting DMADISABLE\n", oh->name);
524
525 v = oh->_sysc_cache;
526 dmadisable_mask =
527 (0x1 << oh->class->sysc->sysc_fields->dmadisable_shift);
528 v |= dmadisable_mask;
529 _write_sysconfig(v, oh);
530
531 return 0;
532}
533
726072e5
PW
534/**
535 * _set_module_autoidle: set the OCP_SYSCONFIG AUTOIDLE field in @v
536 * @oh: struct omap_hwmod *
537 * @autoidle: desired AUTOIDLE bitfield value (0 or 1)
538 * @v: pointer to register contents to modify
539 *
540 * Update the module autoidle bit in @v to be @autoidle for the @oh
541 * hwmod. The autoidle bit controls whether the module can gate
542 * internal clocks automatically when it isn't doing anything; the
543 * exact function of this bit varies on a per-module basis. This
544 * function does not write to the hardware. Returns -EINVAL upon
545 * error or 0 upon success.
546 */
547static int _set_module_autoidle(struct omap_hwmod *oh, u8 autoidle,
548 u32 *v)
549{
358f0e63
TG
550 u32 autoidle_mask;
551 u8 autoidle_shift;
552
43b40992
PW
553 if (!oh->class->sysc ||
554 !(oh->class->sysc->sysc_flags & SYSC_HAS_AUTOIDLE))
726072e5
PW
555 return -EINVAL;
556
43b40992
PW
557 if (!oh->class->sysc->sysc_fields) {
558 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
358f0e63
TG
559 return -EINVAL;
560 }
561
43b40992 562 autoidle_shift = oh->class->sysc->sysc_fields->autoidle_shift;
8985b63d 563 autoidle_mask = (0x1 << autoidle_shift);
358f0e63
TG
564
565 *v &= ~autoidle_mask;
566 *v |= autoidle << autoidle_shift;
726072e5
PW
567
568 return 0;
569}
570
eceec009
G
571/**
572 * _set_idle_ioring_wakeup - enable/disable IO pad wakeup on hwmod idle for mux
573 * @oh: struct omap_hwmod *
574 * @set_wake: bool value indicating to set (true) or clear (false) wakeup enable
575 *
576 * Set or clear the I/O pad wakeup flag in the mux entries for the
577 * hwmod @oh. This function changes the @oh->mux->pads_dynamic array
578 * in memory. If the hwmod is currently idled, and the new idle
579 * values don't match the previous ones, this function will also
580 * update the SCM PADCTRL registers. Otherwise, if the hwmod is not
581 * currently idled, this function won't touch the hardware: the new
582 * mux settings are written to the SCM PADCTRL registers when the
583 * hwmod is idled. No return value.
584 */
585static void _set_idle_ioring_wakeup(struct omap_hwmod *oh, bool set_wake)
586{
587 struct omap_device_pad *pad;
588 bool change = false;
589 u16 prev_idle;
590 int j;
591
592 if (!oh->mux || !oh->mux->enabled)
593 return;
594
595 for (j = 0; j < oh->mux->nr_pads_dynamic; j++) {
596 pad = oh->mux->pads_dynamic[j];
597
598 if (!(pad->flags & OMAP_DEVICE_PAD_WAKEUP))
599 continue;
600
601 prev_idle = pad->idle;
602
603 if (set_wake)
604 pad->idle |= OMAP_WAKEUP_EN;
605 else
606 pad->idle &= ~OMAP_WAKEUP_EN;
607
608 if (prev_idle != pad->idle)
609 change = true;
610 }
611
612 if (change && oh->_state == _HWMOD_STATE_IDLE)
613 omap_hwmod_mux(oh->mux, _HWMOD_STATE_IDLE);
614}
615
63c85238
PW
616/**
617 * _enable_wakeup: set OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
618 * @oh: struct omap_hwmod *
619 *
620 * Allow the hardware module @oh to send wakeups. Returns -EINVAL
621 * upon error or 0 upon success.
622 */
5a7ddcbd 623static int _enable_wakeup(struct omap_hwmod *oh, u32 *v)
63c85238 624{
43b40992 625 if (!oh->class->sysc ||
86009eb3 626 !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
724019b0
BC
627 (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
628 (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
63c85238
PW
629 return -EINVAL;
630
43b40992
PW
631 if (!oh->class->sysc->sysc_fields) {
632 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
358f0e63
TG
633 return -EINVAL;
634 }
635
1fe74113
BC
636 if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
637 *v |= 0x1 << oh->class->sysc->sysc_fields->enwkup_shift;
63c85238 638
86009eb3
BC
639 if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
640 _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
724019b0
BC
641 if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
642 _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
86009eb3 643
63c85238
PW
644 /* XXX test pwrdm_get_wken for this hwmod's subsystem */
645
63c85238
PW
646 return 0;
647}
648
649/**
650 * _disable_wakeup: clear OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
651 * @oh: struct omap_hwmod *
652 *
653 * Prevent the hardware module @oh to send wakeups. Returns -EINVAL
654 * upon error or 0 upon success.
655 */
5a7ddcbd 656static int _disable_wakeup(struct omap_hwmod *oh, u32 *v)
63c85238 657{
43b40992 658 if (!oh->class->sysc ||
86009eb3 659 !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
724019b0
BC
660 (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
661 (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
63c85238
PW
662 return -EINVAL;
663
43b40992
PW
664 if (!oh->class->sysc->sysc_fields) {
665 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
358f0e63
TG
666 return -EINVAL;
667 }
668
1fe74113
BC
669 if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
670 *v &= ~(0x1 << oh->class->sysc->sysc_fields->enwkup_shift);
63c85238 671
86009eb3
BC
672 if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
673 _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART, v);
724019b0 674 if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
561038f0 675 _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART, v);
86009eb3 676
63c85238
PW
677 /* XXX test pwrdm_get_wken for this hwmod's subsystem */
678
63c85238
PW
679 return 0;
680}
681
f5dd3bb5
RN
682static struct clockdomain *_get_clkdm(struct omap_hwmod *oh)
683{
c4a1ea2c
RN
684 struct clk_hw_omap *clk;
685
f5dd3bb5
RN
686 if (oh->clkdm) {
687 return oh->clkdm;
688 } else if (oh->_clk) {
f5dd3bb5
RN
689 clk = to_clk_hw_omap(__clk_get_hw(oh->_clk));
690 return clk->clkdm;
f5dd3bb5
RN
691 }
692 return NULL;
693}
694
63c85238
PW
695/**
696 * _add_initiator_dep: prevent @oh from smart-idling while @init_oh is active
697 * @oh: struct omap_hwmod *
698 *
699 * Prevent the hardware module @oh from entering idle while the
700 * hardare module initiator @init_oh is active. Useful when a module
701 * will be accessed by a particular initiator (e.g., if a module will
702 * be accessed by the IVA, there should be a sleepdep between the IVA
703 * initiator and the module). Only applies to modules in smart-idle
570b54c7
PW
704 * mode. If the clockdomain is marked as not needing autodeps, return
705 * 0 without doing anything. Otherwise, returns -EINVAL upon error or
706 * passes along clkdm_add_sleepdep() value upon success.
63c85238
PW
707 */
708static int _add_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
709{
f5dd3bb5
RN
710 struct clockdomain *clkdm, *init_clkdm;
711
712 clkdm = _get_clkdm(oh);
713 init_clkdm = _get_clkdm(init_oh);
714
715 if (!clkdm || !init_clkdm)
63c85238
PW
716 return -EINVAL;
717
f5dd3bb5 718 if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS)
570b54c7
PW
719 return 0;
720
f5dd3bb5 721 return clkdm_add_sleepdep(clkdm, init_clkdm);
63c85238
PW
722}
723
724/**
725 * _del_initiator_dep: allow @oh to smart-idle even if @init_oh is active
726 * @oh: struct omap_hwmod *
727 *
728 * Allow the hardware module @oh to enter idle while the hardare
729 * module initiator @init_oh is active. Useful when a module will not
730 * be accessed by a particular initiator (e.g., if a module will not
731 * be accessed by the IVA, there should be no sleepdep between the IVA
732 * initiator and the module). Only applies to modules in smart-idle
570b54c7
PW
733 * mode. If the clockdomain is marked as not needing autodeps, return
734 * 0 without doing anything. Returns -EINVAL upon error or passes
735 * along clkdm_del_sleepdep() value upon success.
63c85238
PW
736 */
737static int _del_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
738{
f5dd3bb5
RN
739 struct clockdomain *clkdm, *init_clkdm;
740
741 clkdm = _get_clkdm(oh);
742 init_clkdm = _get_clkdm(init_oh);
743
744 if (!clkdm || !init_clkdm)
63c85238
PW
745 return -EINVAL;
746
f5dd3bb5 747 if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS)
570b54c7
PW
748 return 0;
749
f5dd3bb5 750 return clkdm_del_sleepdep(clkdm, init_clkdm);
63c85238
PW
751}
752
753/**
754 * _init_main_clk - get a struct clk * for the the hwmod's main functional clk
755 * @oh: struct omap_hwmod *
756 *
757 * Called from _init_clocks(). Populates the @oh _clk (main
758 * functional clock pointer) if a main_clk is present. Returns 0 on
759 * success or -EINVAL on error.
760 */
761static int _init_main_clk(struct omap_hwmod *oh)
762{
63c85238
PW
763 int ret = 0;
764
50ebdac2 765 if (!oh->main_clk)
63c85238
PW
766 return 0;
767
6ea74cb9
RN
768 oh->_clk = clk_get(NULL, oh->main_clk);
769 if (IS_ERR(oh->_clk)) {
20383d82
BC
770 pr_warning("omap_hwmod: %s: cannot clk_get main_clk %s\n",
771 oh->name, oh->main_clk);
63403384 772 return -EINVAL;
dc75925d 773 }
4d7cb45e
RN
774 /*
775 * HACK: This needs a re-visit once clk_prepare() is implemented
776 * to do something meaningful. Today its just a no-op.
777 * If clk_prepare() is used at some point to do things like
778 * voltage scaling etc, then this would have to be moved to
779 * some point where subsystems like i2c and pmic become
780 * available.
781 */
782 clk_prepare(oh->_clk);
63c85238 783
f5dd3bb5 784 if (!_get_clkdm(oh))
3bb05dbf 785 pr_debug("omap_hwmod: %s: missing clockdomain for %s.\n",
5dcc3b97 786 oh->name, oh->main_clk);
81d7c6ff 787
63c85238
PW
788 return ret;
789}
790
791/**
887adeac 792 * _init_interface_clks - get a struct clk * for the the hwmod's interface clks
63c85238
PW
793 * @oh: struct omap_hwmod *
794 *
795 * Called from _init_clocks(). Populates the @oh OCP slave interface
796 * clock pointers. Returns 0 on success or -EINVAL on error.
797 */
798static int _init_interface_clks(struct omap_hwmod *oh)
799{
5d95dde7 800 struct omap_hwmod_ocp_if *os;
11cd4b94 801 struct list_head *p;
63c85238 802 struct clk *c;
5d95dde7 803 int i = 0;
63c85238
PW
804 int ret = 0;
805
11cd4b94 806 p = oh->slave_ports.next;
2221b5cd 807
5d95dde7 808 while (i < oh->slaves_cnt) {
11cd4b94 809 os = _fetch_next_ocp_if(&p, &i);
50ebdac2 810 if (!os->clk)
63c85238
PW
811 continue;
812
6ea74cb9
RN
813 c = clk_get(NULL, os->clk);
814 if (IS_ERR(c)) {
20383d82
BC
815 pr_warning("omap_hwmod: %s: cannot clk_get interface_clk %s\n",
816 oh->name, os->clk);
63c85238 817 ret = -EINVAL;
0e7dc862 818 continue;
dc75925d 819 }
63c85238 820 os->_clk = c;
4d7cb45e
RN
821 /*
822 * HACK: This needs a re-visit once clk_prepare() is implemented
823 * to do something meaningful. Today its just a no-op.
824 * If clk_prepare() is used at some point to do things like
825 * voltage scaling etc, then this would have to be moved to
826 * some point where subsystems like i2c and pmic become
827 * available.
828 */
829 clk_prepare(os->_clk);
63c85238
PW
830 }
831
832 return ret;
833}
834
835/**
836 * _init_opt_clk - get a struct clk * for the the hwmod's optional clocks
837 * @oh: struct omap_hwmod *
838 *
839 * Called from _init_clocks(). Populates the @oh omap_hwmod_opt_clk
840 * clock pointers. Returns 0 on success or -EINVAL on error.
841 */
842static int _init_opt_clks(struct omap_hwmod *oh)
843{
844 struct omap_hwmod_opt_clk *oc;
845 struct clk *c;
846 int i;
847 int ret = 0;
848
849 for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++) {
6ea74cb9
RN
850 c = clk_get(NULL, oc->clk);
851 if (IS_ERR(c)) {
20383d82
BC
852 pr_warning("omap_hwmod: %s: cannot clk_get opt_clk %s\n",
853 oh->name, oc->clk);
63c85238 854 ret = -EINVAL;
0e7dc862 855 continue;
dc75925d 856 }
63c85238 857 oc->_clk = c;
4d7cb45e
RN
858 /*
859 * HACK: This needs a re-visit once clk_prepare() is implemented
860 * to do something meaningful. Today its just a no-op.
861 * If clk_prepare() is used at some point to do things like
862 * voltage scaling etc, then this would have to be moved to
863 * some point where subsystems like i2c and pmic become
864 * available.
865 */
866 clk_prepare(oc->_clk);
63c85238
PW
867 }
868
869 return ret;
870}
871
872/**
873 * _enable_clocks - enable hwmod main clock and interface clocks
874 * @oh: struct omap_hwmod *
875 *
876 * Enables all clocks necessary for register reads and writes to succeed
877 * on the hwmod @oh. Returns 0.
878 */
879static int _enable_clocks(struct omap_hwmod *oh)
880{
5d95dde7 881 struct omap_hwmod_ocp_if *os;
11cd4b94 882 struct list_head *p;
5d95dde7 883 int i = 0;
63c85238
PW
884
885 pr_debug("omap_hwmod: %s: enabling clocks\n", oh->name);
886
4d3ae5a9 887 if (oh->_clk)
63c85238
PW
888 clk_enable(oh->_clk);
889
11cd4b94 890 p = oh->slave_ports.next;
2221b5cd 891
5d95dde7 892 while (i < oh->slaves_cnt) {
11cd4b94 893 os = _fetch_next_ocp_if(&p, &i);
63c85238 894
5d95dde7
PW
895 if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
896 clk_enable(os->_clk);
63c85238
PW
897 }
898
899 /* The opt clocks are controlled by the device driver. */
900
901 return 0;
902}
903
904/**
905 * _disable_clocks - disable hwmod main clock and interface clocks
906 * @oh: struct omap_hwmod *
907 *
908 * Disables the hwmod @oh main functional and interface clocks. Returns 0.
909 */
910static int _disable_clocks(struct omap_hwmod *oh)
911{
5d95dde7 912 struct omap_hwmod_ocp_if *os;
11cd4b94 913 struct list_head *p;
5d95dde7 914 int i = 0;
63c85238
PW
915
916 pr_debug("omap_hwmod: %s: disabling clocks\n", oh->name);
917
4d3ae5a9 918 if (oh->_clk)
63c85238
PW
919 clk_disable(oh->_clk);
920
11cd4b94 921 p = oh->slave_ports.next;
2221b5cd 922
5d95dde7 923 while (i < oh->slaves_cnt) {
11cd4b94 924 os = _fetch_next_ocp_if(&p, &i);
63c85238 925
5d95dde7
PW
926 if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
927 clk_disable(os->_clk);
63c85238
PW
928 }
929
930 /* The opt clocks are controlled by the device driver. */
931
932 return 0;
933}
934
96835af9
BC
935static void _enable_optional_clocks(struct omap_hwmod *oh)
936{
937 struct omap_hwmod_opt_clk *oc;
938 int i;
939
940 pr_debug("omap_hwmod: %s: enabling optional clocks\n", oh->name);
941
942 for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
943 if (oc->_clk) {
944 pr_debug("omap_hwmod: enable %s:%s\n", oc->role,
5dcc3b97 945 __clk_get_name(oc->_clk));
96835af9
BC
946 clk_enable(oc->_clk);
947 }
948}
949
950static void _disable_optional_clocks(struct omap_hwmod *oh)
951{
952 struct omap_hwmod_opt_clk *oc;
953 int i;
954
955 pr_debug("omap_hwmod: %s: disabling optional clocks\n", oh->name);
956
957 for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
958 if (oc->_clk) {
959 pr_debug("omap_hwmod: disable %s:%s\n", oc->role,
5dcc3b97 960 __clk_get_name(oc->_clk));
96835af9
BC
961 clk_disable(oc->_clk);
962 }
963}
964
45c38252 965/**
3d9f0327 966 * _omap4_enable_module - enable CLKCTRL modulemode on OMAP4
45c38252
BC
967 * @oh: struct omap_hwmod *
968 *
969 * Enables the PRCM module mode related to the hwmod @oh.
970 * No return value.
971 */
3d9f0327 972static void _omap4_enable_module(struct omap_hwmod *oh)
45c38252 973{
45c38252
BC
974 if (!oh->clkdm || !oh->prcm.omap4.modulemode)
975 return;
976
3d9f0327
KH
977 pr_debug("omap_hwmod: %s: %s: %d\n",
978 oh->name, __func__, oh->prcm.omap4.modulemode);
45c38252
BC
979
980 omap4_cminst_module_enable(oh->prcm.omap4.modulemode,
981 oh->clkdm->prcm_partition,
982 oh->clkdm->cm_inst,
983 oh->clkdm->clkdm_offs,
984 oh->prcm.omap4.clkctrl_offs);
985}
986
1688bf19
VH
987/**
988 * _am33xx_enable_module - enable CLKCTRL modulemode on AM33XX
989 * @oh: struct omap_hwmod *
990 *
991 * Enables the PRCM module mode related to the hwmod @oh.
992 * No return value.
993 */
994static void _am33xx_enable_module(struct omap_hwmod *oh)
995{
996 if (!oh->clkdm || !oh->prcm.omap4.modulemode)
997 return;
998
999 pr_debug("omap_hwmod: %s: %s: %d\n",
1000 oh->name, __func__, oh->prcm.omap4.modulemode);
1001
1002 am33xx_cm_module_enable(oh->prcm.omap4.modulemode, oh->clkdm->cm_inst,
1003 oh->clkdm->clkdm_offs,
1004 oh->prcm.omap4.clkctrl_offs);
1005}
1006
45c38252 1007/**
bfc141e3
BC
1008 * _omap4_wait_target_disable - wait for a module to be disabled on OMAP4
1009 * @oh: struct omap_hwmod *
1010 *
1011 * Wait for a module @oh to enter slave idle. Returns 0 if the module
1012 * does not have an IDLEST bit or if the module successfully enters
1013 * slave idle; otherwise, pass along the return value of the
1014 * appropriate *_cm*_wait_module_idle() function.
1015 */
1016static int _omap4_wait_target_disable(struct omap_hwmod *oh)
1017{
2b026d13 1018 if (!oh)
bfc141e3
BC
1019 return -EINVAL;
1020
2b026d13 1021 if (oh->_int_flags & _HWMOD_NO_MPU_PORT || !oh->clkdm)
bfc141e3
BC
1022 return 0;
1023
1024 if (oh->flags & HWMOD_NO_IDLEST)
1025 return 0;
1026
1027 return omap4_cminst_wait_module_idle(oh->clkdm->prcm_partition,
1028 oh->clkdm->cm_inst,
1029 oh->clkdm->clkdm_offs,
1030 oh->prcm.omap4.clkctrl_offs);
1031}
1032
1688bf19
VH
1033/**
1034 * _am33xx_wait_target_disable - wait for a module to be disabled on AM33XX
1035 * @oh: struct omap_hwmod *
1036 *
1037 * Wait for a module @oh to enter slave idle. Returns 0 if the module
1038 * does not have an IDLEST bit or if the module successfully enters
1039 * slave idle; otherwise, pass along the return value of the
1040 * appropriate *_cm*_wait_module_idle() function.
1041 */
1042static int _am33xx_wait_target_disable(struct omap_hwmod *oh)
1043{
1044 if (!oh)
1045 return -EINVAL;
1046
1047 if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
1048 return 0;
1049
1050 if (oh->flags & HWMOD_NO_IDLEST)
1051 return 0;
1052
1053 return am33xx_cm_wait_module_idle(oh->clkdm->cm_inst,
1054 oh->clkdm->clkdm_offs,
1055 oh->prcm.omap4.clkctrl_offs);
1056}
1057
212738a4
PW
1058/**
1059 * _count_mpu_irqs - count the number of MPU IRQ lines associated with @oh
1060 * @oh: struct omap_hwmod *oh
1061 *
1062 * Count and return the number of MPU IRQs associated with the hwmod
1063 * @oh. Used to allocate struct resource data. Returns 0 if @oh is
1064 * NULL.
1065 */
1066static int _count_mpu_irqs(struct omap_hwmod *oh)
1067{
1068 struct omap_hwmod_irq_info *ohii;
1069 int i = 0;
1070
1071 if (!oh || !oh->mpu_irqs)
1072 return 0;
1073
1074 do {
1075 ohii = &oh->mpu_irqs[i++];
1076 } while (ohii->irq != -1);
1077
cc1b0765 1078 return i-1;
212738a4
PW
1079}
1080
bc614958
PW
1081/**
1082 * _count_sdma_reqs - count the number of SDMA request lines associated with @oh
1083 * @oh: struct omap_hwmod *oh
1084 *
1085 * Count and return the number of SDMA request lines associated with
1086 * the hwmod @oh. Used to allocate struct resource data. Returns 0
1087 * if @oh is NULL.
1088 */
1089static int _count_sdma_reqs(struct omap_hwmod *oh)
1090{
1091 struct omap_hwmod_dma_info *ohdi;
1092 int i = 0;
1093
1094 if (!oh || !oh->sdma_reqs)
1095 return 0;
1096
1097 do {
1098 ohdi = &oh->sdma_reqs[i++];
1099 } while (ohdi->dma_req != -1);
1100
cc1b0765 1101 return i-1;
bc614958
PW
1102}
1103
78183f3f
PW
1104/**
1105 * _count_ocp_if_addr_spaces - count the number of address space entries for @oh
1106 * @oh: struct omap_hwmod *oh
1107 *
1108 * Count and return the number of address space ranges associated with
1109 * the hwmod @oh. Used to allocate struct resource data. Returns 0
1110 * if @oh is NULL.
1111 */
1112static int _count_ocp_if_addr_spaces(struct omap_hwmod_ocp_if *os)
1113{
1114 struct omap_hwmod_addr_space *mem;
1115 int i = 0;
1116
1117 if (!os || !os->addr)
1118 return 0;
1119
1120 do {
1121 mem = &os->addr[i++];
1122 } while (mem->pa_start != mem->pa_end);
1123
cc1b0765 1124 return i-1;
78183f3f
PW
1125}
1126
5e8370f1
PW
1127/**
1128 * _get_mpu_irq_by_name - fetch MPU interrupt line number by name
1129 * @oh: struct omap_hwmod * to operate on
1130 * @name: pointer to the name of the MPU interrupt number to fetch (optional)
1131 * @irq: pointer to an unsigned int to store the MPU IRQ number to
1132 *
1133 * Retrieve a MPU hardware IRQ line number named by @name associated
1134 * with the IP block pointed to by @oh. The IRQ number will be filled
1135 * into the address pointed to by @dma. When @name is non-null, the
1136 * IRQ line number associated with the named entry will be returned.
1137 * If @name is null, the first matching entry will be returned. Data
1138 * order is not meaningful in hwmod data, so callers are strongly
1139 * encouraged to use a non-null @name whenever possible to avoid
1140 * unpredictable effects if hwmod data is later added that causes data
1141 * ordering to change. Returns 0 upon success or a negative error
1142 * code upon error.
1143 */
1144static int _get_mpu_irq_by_name(struct omap_hwmod *oh, const char *name,
1145 unsigned int *irq)
1146{
1147 int i;
1148 bool found = false;
1149
1150 if (!oh->mpu_irqs)
1151 return -ENOENT;
1152
1153 i = 0;
1154 while (oh->mpu_irqs[i].irq != -1) {
1155 if (name == oh->mpu_irqs[i].name ||
1156 !strcmp(name, oh->mpu_irqs[i].name)) {
1157 found = true;
1158 break;
1159 }
1160 i++;
1161 }
1162
1163 if (!found)
1164 return -ENOENT;
1165
1166 *irq = oh->mpu_irqs[i].irq;
1167
1168 return 0;
1169}
1170
1171/**
1172 * _get_sdma_req_by_name - fetch SDMA request line ID by name
1173 * @oh: struct omap_hwmod * to operate on
1174 * @name: pointer to the name of the SDMA request line to fetch (optional)
1175 * @dma: pointer to an unsigned int to store the request line ID to
1176 *
1177 * Retrieve an SDMA request line ID named by @name on the IP block
1178 * pointed to by @oh. The ID will be filled into the address pointed
1179 * to by @dma. When @name is non-null, the request line ID associated
1180 * with the named entry will be returned. If @name is null, the first
1181 * matching entry will be returned. Data order is not meaningful in
1182 * hwmod data, so callers are strongly encouraged to use a non-null
1183 * @name whenever possible to avoid unpredictable effects if hwmod
1184 * data is later added that causes data ordering to change. Returns 0
1185 * upon success or a negative error code upon error.
1186 */
1187static int _get_sdma_req_by_name(struct omap_hwmod *oh, const char *name,
1188 unsigned int *dma)
1189{
1190 int i;
1191 bool found = false;
1192
1193 if (!oh->sdma_reqs)
1194 return -ENOENT;
1195
1196 i = 0;
1197 while (oh->sdma_reqs[i].dma_req != -1) {
1198 if (name == oh->sdma_reqs[i].name ||
1199 !strcmp(name, oh->sdma_reqs[i].name)) {
1200 found = true;
1201 break;
1202 }
1203 i++;
1204 }
1205
1206 if (!found)
1207 return -ENOENT;
1208
1209 *dma = oh->sdma_reqs[i].dma_req;
1210
1211 return 0;
1212}
1213
1214/**
1215 * _get_addr_space_by_name - fetch address space start & end by name
1216 * @oh: struct omap_hwmod * to operate on
1217 * @name: pointer to the name of the address space to fetch (optional)
1218 * @pa_start: pointer to a u32 to store the starting address to
1219 * @pa_end: pointer to a u32 to store the ending address to
1220 *
1221 * Retrieve address space start and end addresses for the IP block
1222 * pointed to by @oh. The data will be filled into the addresses
1223 * pointed to by @pa_start and @pa_end. When @name is non-null, the
1224 * address space data associated with the named entry will be
1225 * returned. If @name is null, the first matching entry will be
1226 * returned. Data order is not meaningful in hwmod data, so callers
1227 * are strongly encouraged to use a non-null @name whenever possible
1228 * to avoid unpredictable effects if hwmod data is later added that
1229 * causes data ordering to change. Returns 0 upon success or a
1230 * negative error code upon error.
1231 */
1232static int _get_addr_space_by_name(struct omap_hwmod *oh, const char *name,
1233 u32 *pa_start, u32 *pa_end)
1234{
1235 int i, j;
1236 struct omap_hwmod_ocp_if *os;
2221b5cd 1237 struct list_head *p = NULL;
5e8370f1
PW
1238 bool found = false;
1239
11cd4b94 1240 p = oh->slave_ports.next;
2221b5cd 1241
5d95dde7
PW
1242 i = 0;
1243 while (i < oh->slaves_cnt) {
11cd4b94 1244 os = _fetch_next_ocp_if(&p, &i);
5e8370f1
PW
1245
1246 if (!os->addr)
1247 return -ENOENT;
1248
1249 j = 0;
1250 while (os->addr[j].pa_start != os->addr[j].pa_end) {
1251 if (name == os->addr[j].name ||
1252 !strcmp(name, os->addr[j].name)) {
1253 found = true;
1254 break;
1255 }
1256 j++;
1257 }
1258
1259 if (found)
1260 break;
1261 }
1262
1263 if (!found)
1264 return -ENOENT;
1265
1266 *pa_start = os->addr[j].pa_start;
1267 *pa_end = os->addr[j].pa_end;
1268
1269 return 0;
1270}
1271
63c85238 1272/**
24dbc213 1273 * _save_mpu_port_index - find and save the index to @oh's MPU port
63c85238
PW
1274 * @oh: struct omap_hwmod *
1275 *
24dbc213
PW
1276 * Determines the array index of the OCP slave port that the MPU uses
1277 * to address the device, and saves it into the struct omap_hwmod.
1278 * Intended to be called during hwmod registration only. No return
1279 * value.
63c85238 1280 */
24dbc213 1281static void __init _save_mpu_port_index(struct omap_hwmod *oh)
63c85238 1282{
24dbc213 1283 struct omap_hwmod_ocp_if *os = NULL;
11cd4b94 1284 struct list_head *p;
5d95dde7 1285 int i = 0;
63c85238 1286
5d95dde7 1287 if (!oh)
24dbc213
PW
1288 return;
1289
1290 oh->_int_flags |= _HWMOD_NO_MPU_PORT;
63c85238 1291
11cd4b94 1292 p = oh->slave_ports.next;
2221b5cd 1293
5d95dde7 1294 while (i < oh->slaves_cnt) {
11cd4b94 1295 os = _fetch_next_ocp_if(&p, &i);
63c85238 1296 if (os->user & OCP_USER_MPU) {
2221b5cd 1297 oh->_mpu_port = os;
24dbc213 1298 oh->_int_flags &= ~_HWMOD_NO_MPU_PORT;
63c85238
PW
1299 break;
1300 }
1301 }
1302
24dbc213 1303 return;
63c85238
PW
1304}
1305
2d6141ba
PW
1306/**
1307 * _find_mpu_rt_port - return omap_hwmod_ocp_if accessible by the MPU
1308 * @oh: struct omap_hwmod *
1309 *
1310 * Given a pointer to a struct omap_hwmod record @oh, return a pointer
1311 * to the struct omap_hwmod_ocp_if record that is used by the MPU to
1312 * communicate with the IP block. This interface need not be directly
1313 * connected to the MPU (and almost certainly is not), but is directly
1314 * connected to the IP block represented by @oh. Returns a pointer
1315 * to the struct omap_hwmod_ocp_if * upon success, or returns NULL upon
1316 * error or if there does not appear to be a path from the MPU to this
1317 * IP block.
1318 */
1319static struct omap_hwmod_ocp_if *_find_mpu_rt_port(struct omap_hwmod *oh)
1320{
1321 if (!oh || oh->_int_flags & _HWMOD_NO_MPU_PORT || oh->slaves_cnt == 0)
1322 return NULL;
1323
11cd4b94 1324 return oh->_mpu_port;
2d6141ba
PW
1325};
1326
63c85238 1327/**
c9aafd23 1328 * _find_mpu_rt_addr_space - return MPU register target address space for @oh
63c85238
PW
1329 * @oh: struct omap_hwmod *
1330 *
c9aafd23
PW
1331 * Returns a pointer to the struct omap_hwmod_addr_space record representing
1332 * the register target MPU address space; or returns NULL upon error.
63c85238 1333 */
c9aafd23 1334static struct omap_hwmod_addr_space * __init _find_mpu_rt_addr_space(struct omap_hwmod *oh)
63c85238
PW
1335{
1336 struct omap_hwmod_ocp_if *os;
1337 struct omap_hwmod_addr_space *mem;
c9aafd23 1338 int found = 0, i = 0;
63c85238 1339
2d6141ba 1340 os = _find_mpu_rt_port(oh);
24dbc213 1341 if (!os || !os->addr)
78183f3f
PW
1342 return NULL;
1343
1344 do {
1345 mem = &os->addr[i++];
1346 if (mem->flags & ADDR_TYPE_RT)
63c85238 1347 found = 1;
78183f3f 1348 } while (!found && mem->pa_start != mem->pa_end);
63c85238 1349
c9aafd23 1350 return (found) ? mem : NULL;
63c85238
PW
1351}
1352
1353/**
74ff3a68 1354 * _enable_sysc - try to bring a module out of idle via OCP_SYSCONFIG
63c85238
PW
1355 * @oh: struct omap_hwmod *
1356 *
006c7f18
PW
1357 * Ensure that the OCP_SYSCONFIG register for the IP block represented
1358 * by @oh is set to indicate to the PRCM that the IP block is active.
1359 * Usually this means placing the module into smart-idle mode and
1360 * smart-standby, but if there is a bug in the automatic idle handling
1361 * for the IP block, it may need to be placed into the force-idle or
1362 * no-idle variants of these modes. No return value.
63c85238 1363 */
74ff3a68 1364static void _enable_sysc(struct omap_hwmod *oh)
63c85238 1365{
43b40992 1366 u8 idlemode, sf;
63c85238 1367 u32 v;
006c7f18 1368 bool clkdm_act;
f5dd3bb5 1369 struct clockdomain *clkdm;
63c85238 1370
43b40992 1371 if (!oh->class->sysc)
63c85238
PW
1372 return;
1373
613ad0e9
TK
1374 /*
1375 * Wait until reset has completed, this is needed as the IP
1376 * block is reset automatically by hardware in some cases
1377 * (off-mode for example), and the drivers require the
1378 * IP to be ready when they access it
1379 */
1380 if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
1381 _enable_optional_clocks(oh);
1382 _wait_softreset_complete(oh);
1383 if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
1384 _disable_optional_clocks(oh);
1385
63c85238 1386 v = oh->_sysc_cache;
43b40992 1387 sf = oh->class->sysc->sysc_flags;
63c85238 1388
f5dd3bb5 1389 clkdm = _get_clkdm(oh);
43b40992 1390 if (sf & SYSC_HAS_SIDLEMODE) {
ca43ea34
RN
1391 if (oh->flags & HWMOD_SWSUP_SIDLE ||
1392 oh->flags & HWMOD_SWSUP_SIDLE_ACT) {
35513171
RN
1393 idlemode = HWMOD_IDLEMODE_NO;
1394 } else {
1395 if (sf & SYSC_HAS_ENAWAKEUP)
1396 _enable_wakeup(oh, &v);
1397 if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
1398 idlemode = HWMOD_IDLEMODE_SMART_WKUP;
1399 else
1400 idlemode = HWMOD_IDLEMODE_SMART;
1401 }
1402
1403 /*
1404 * This is special handling for some IPs like
1405 * 32k sync timer. Force them to idle!
1406 */
f5dd3bb5 1407 clkdm_act = (clkdm && clkdm->flags & CLKDM_ACTIVE_WITH_MPU);
006c7f18
PW
1408 if (clkdm_act && !(oh->class->sysc->idlemodes &
1409 (SIDLE_SMART | SIDLE_SMART_WKUP)))
1410 idlemode = HWMOD_IDLEMODE_FORCE;
35513171 1411
63c85238
PW
1412 _set_slave_idlemode(oh, idlemode, &v);
1413 }
1414
43b40992 1415 if (sf & SYSC_HAS_MIDLEMODE) {
092bc089
GI
1416 if (oh->flags & HWMOD_FORCE_MSTANDBY) {
1417 idlemode = HWMOD_IDLEMODE_FORCE;
1418 } else if (oh->flags & HWMOD_SWSUP_MSTANDBY) {
724019b0
BC
1419 idlemode = HWMOD_IDLEMODE_NO;
1420 } else {
1421 if (sf & SYSC_HAS_ENAWAKEUP)
1422 _enable_wakeup(oh, &v);
1423 if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
1424 idlemode = HWMOD_IDLEMODE_SMART_WKUP;
1425 else
1426 idlemode = HWMOD_IDLEMODE_SMART;
1427 }
63c85238
PW
1428 _set_master_standbymode(oh, idlemode, &v);
1429 }
1430
a16b1f7f
PW
1431 /*
1432 * XXX The clock framework should handle this, by
1433 * calling into this code. But this must wait until the
1434 * clock structures are tagged with omap_hwmod entries
1435 */
43b40992
PW
1436 if ((oh->flags & HWMOD_SET_DEFAULT_CLOCKACT) &&
1437 (sf & SYSC_HAS_CLOCKACTIVITY))
1438 _set_clockactivity(oh, oh->class->sysc->clockact, &v);
63c85238 1439
127500cc
JH
1440 /* If the cached value is the same as the new value, skip the write */
1441 if (oh->_sysc_cache != v)
1442 _write_sysconfig(v, oh);
78f26e87
HH
1443
1444 /*
1445 * Set the autoidle bit only after setting the smartidle bit
1446 * Setting this will not have any impact on the other modules.
1447 */
1448 if (sf & SYSC_HAS_AUTOIDLE) {
1449 idlemode = (oh->flags & HWMOD_NO_OCP_AUTOIDLE) ?
1450 0 : 1;
1451 _set_module_autoidle(oh, idlemode, &v);
1452 _write_sysconfig(v, oh);
1453 }
63c85238
PW
1454}
1455
1456/**
74ff3a68 1457 * _idle_sysc - try to put a module into idle via OCP_SYSCONFIG
63c85238
PW
1458 * @oh: struct omap_hwmod *
1459 *
1460 * If module is marked as SWSUP_SIDLE, force the module into slave
1461 * idle; otherwise, configure it for smart-idle. If module is marked
1462 * as SWSUP_MSUSPEND, force the module into master standby; otherwise,
1463 * configure it for smart-standby. No return value.
1464 */
74ff3a68 1465static void _idle_sysc(struct omap_hwmod *oh)
63c85238 1466{
43b40992 1467 u8 idlemode, sf;
63c85238
PW
1468 u32 v;
1469
43b40992 1470 if (!oh->class->sysc)
63c85238
PW
1471 return;
1472
1473 v = oh->_sysc_cache;
43b40992 1474 sf = oh->class->sysc->sysc_flags;
63c85238 1475
43b40992 1476 if (sf & SYSC_HAS_SIDLEMODE) {
35513171 1477 if (oh->flags & HWMOD_SWSUP_SIDLE) {
006c7f18 1478 idlemode = HWMOD_IDLEMODE_FORCE;
35513171
RN
1479 } else {
1480 if (sf & SYSC_HAS_ENAWAKEUP)
1481 _enable_wakeup(oh, &v);
1482 if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
1483 idlemode = HWMOD_IDLEMODE_SMART_WKUP;
1484 else
1485 idlemode = HWMOD_IDLEMODE_SMART;
1486 }
63c85238
PW
1487 _set_slave_idlemode(oh, idlemode, &v);
1488 }
1489
43b40992 1490 if (sf & SYSC_HAS_MIDLEMODE) {
092bc089
GI
1491 if ((oh->flags & HWMOD_SWSUP_MSTANDBY) ||
1492 (oh->flags & HWMOD_FORCE_MSTANDBY)) {
724019b0
BC
1493 idlemode = HWMOD_IDLEMODE_FORCE;
1494 } else {
1495 if (sf & SYSC_HAS_ENAWAKEUP)
1496 _enable_wakeup(oh, &v);
1497 if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
1498 idlemode = HWMOD_IDLEMODE_SMART_WKUP;
1499 else
1500 idlemode = HWMOD_IDLEMODE_SMART;
1501 }
63c85238
PW
1502 _set_master_standbymode(oh, idlemode, &v);
1503 }
1504
1505 _write_sysconfig(v, oh);
1506}
1507
1508/**
74ff3a68 1509 * _shutdown_sysc - force a module into idle via OCP_SYSCONFIG
63c85238
PW
1510 * @oh: struct omap_hwmod *
1511 *
1512 * Force the module into slave idle and master suspend. No return
1513 * value.
1514 */
74ff3a68 1515static void _shutdown_sysc(struct omap_hwmod *oh)
63c85238
PW
1516{
1517 u32 v;
43b40992 1518 u8 sf;
63c85238 1519
43b40992 1520 if (!oh->class->sysc)
63c85238
PW
1521 return;
1522
1523 v = oh->_sysc_cache;
43b40992 1524 sf = oh->class->sysc->sysc_flags;
63c85238 1525
43b40992 1526 if (sf & SYSC_HAS_SIDLEMODE)
63c85238
PW
1527 _set_slave_idlemode(oh, HWMOD_IDLEMODE_FORCE, &v);
1528
43b40992 1529 if (sf & SYSC_HAS_MIDLEMODE)
63c85238
PW
1530 _set_master_standbymode(oh, HWMOD_IDLEMODE_FORCE, &v);
1531
43b40992 1532 if (sf & SYSC_HAS_AUTOIDLE)
726072e5 1533 _set_module_autoidle(oh, 1, &v);
63c85238
PW
1534
1535 _write_sysconfig(v, oh);
1536}
1537
1538/**
1539 * _lookup - find an omap_hwmod by name
1540 * @name: find an omap_hwmod by name
1541 *
1542 * Return a pointer to an omap_hwmod by name, or NULL if not found.
63c85238
PW
1543 */
1544static struct omap_hwmod *_lookup(const char *name)
1545{
1546 struct omap_hwmod *oh, *temp_oh;
1547
1548 oh = NULL;
1549
1550 list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
1551 if (!strcmp(name, temp_oh->name)) {
1552 oh = temp_oh;
1553 break;
1554 }
1555 }
1556
1557 return oh;
1558}
868c157d 1559
6ae76997
BC
1560/**
1561 * _init_clkdm - look up a clockdomain name, store pointer in omap_hwmod
1562 * @oh: struct omap_hwmod *
1563 *
1564 * Convert a clockdomain name stored in a struct omap_hwmod into a
1565 * clockdomain pointer, and save it into the struct omap_hwmod.
868c157d 1566 * Return -EINVAL if the clkdm_name lookup failed.
6ae76997
BC
1567 */
1568static int _init_clkdm(struct omap_hwmod *oh)
1569{
3bb05dbf
PW
1570 if (!oh->clkdm_name) {
1571 pr_debug("omap_hwmod: %s: missing clockdomain\n", oh->name);
6ae76997 1572 return 0;
3bb05dbf 1573 }
6ae76997 1574
6ae76997
BC
1575 oh->clkdm = clkdm_lookup(oh->clkdm_name);
1576 if (!oh->clkdm) {
1577 pr_warning("omap_hwmod: %s: could not associate to clkdm %s\n",
1578 oh->name, oh->clkdm_name);
1579 return -EINVAL;
1580 }
1581
1582 pr_debug("omap_hwmod: %s: associated to clkdm %s\n",
1583 oh->name, oh->clkdm_name);
1584
1585 return 0;
1586}
63c85238
PW
1587
1588/**
6ae76997
BC
1589 * _init_clocks - clk_get() all clocks associated with this hwmod. Retrieve as
1590 * well the clockdomain.
63c85238 1591 * @oh: struct omap_hwmod *
97d60162 1592 * @data: not used; pass NULL
63c85238 1593 *
a2debdbd 1594 * Called by omap_hwmod_setup_*() (after omap2_clk_init()).
48d54f3f
PW
1595 * Resolves all clock names embedded in the hwmod. Returns 0 on
1596 * success, or a negative error code on failure.
63c85238 1597 */
97d60162 1598static int _init_clocks(struct omap_hwmod *oh, void *data)
63c85238
PW
1599{
1600 int ret = 0;
1601
48d54f3f
PW
1602 if (oh->_state != _HWMOD_STATE_REGISTERED)
1603 return 0;
63c85238
PW
1604
1605 pr_debug("omap_hwmod: %s: looking up clocks\n", oh->name);
1606
b797be1d
VH
1607 if (soc_ops.init_clkdm)
1608 ret |= soc_ops.init_clkdm(oh);
1609
63c85238
PW
1610 ret |= _init_main_clk(oh);
1611 ret |= _init_interface_clks(oh);
1612 ret |= _init_opt_clks(oh);
1613
f5c1f84b
BC
1614 if (!ret)
1615 oh->_state = _HWMOD_STATE_CLKS_INITED;
6652271a
BC
1616 else
1617 pr_warning("omap_hwmod: %s: cannot _init_clocks\n", oh->name);
63c85238 1618
09c35f2f 1619 return ret;
63c85238
PW
1620}
1621
5365efbe 1622/**
cc1226e7 1623 * _lookup_hardreset - fill register bit info for this hwmod/reset line
5365efbe
BC
1624 * @oh: struct omap_hwmod *
1625 * @name: name of the reset line in the context of this hwmod
cc1226e7 1626 * @ohri: struct omap_hwmod_rst_info * that this function will fill in
5365efbe
BC
1627 *
1628 * Return the bit position of the reset line that match the
1629 * input name. Return -ENOENT if not found.
1630 */
a032d33b
PW
1631static int _lookup_hardreset(struct omap_hwmod *oh, const char *name,
1632 struct omap_hwmod_rst_info *ohri)
5365efbe
BC
1633{
1634 int i;
1635
1636 for (i = 0; i < oh->rst_lines_cnt; i++) {
1637 const char *rst_line = oh->rst_lines[i].name;
1638 if (!strcmp(rst_line, name)) {
cc1226e7 1639 ohri->rst_shift = oh->rst_lines[i].rst_shift;
1640 ohri->st_shift = oh->rst_lines[i].st_shift;
1641 pr_debug("omap_hwmod: %s: %s: %s: rst %d st %d\n",
1642 oh->name, __func__, rst_line, ohri->rst_shift,
1643 ohri->st_shift);
5365efbe 1644
cc1226e7 1645 return 0;
5365efbe
BC
1646 }
1647 }
1648
1649 return -ENOENT;
1650}
1651
1652/**
1653 * _assert_hardreset - assert the HW reset line of submodules
1654 * contained in the hwmod module.
1655 * @oh: struct omap_hwmod *
1656 * @name: name of the reset line to lookup and assert
1657 *
b8249cf2
KH
1658 * Some IP like dsp, ipu or iva contain processor that require an HW
1659 * reset line to be assert / deassert in order to enable fully the IP.
1660 * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
1661 * asserting the hardreset line on the currently-booted SoC, or passes
1662 * along the return value from _lookup_hardreset() or the SoC's
1663 * assert_hardreset code.
5365efbe
BC
1664 */
1665static int _assert_hardreset(struct omap_hwmod *oh, const char *name)
1666{
cc1226e7 1667 struct omap_hwmod_rst_info ohri;
a032d33b 1668 int ret = -EINVAL;
5365efbe
BC
1669
1670 if (!oh)
1671 return -EINVAL;
1672
b8249cf2
KH
1673 if (!soc_ops.assert_hardreset)
1674 return -ENOSYS;
1675
cc1226e7 1676 ret = _lookup_hardreset(oh, name, &ohri);
a032d33b 1677 if (ret < 0)
cc1226e7 1678 return ret;
5365efbe 1679
b8249cf2
KH
1680 ret = soc_ops.assert_hardreset(oh, &ohri);
1681
1682 return ret;
5365efbe
BC
1683}
1684
1685/**
1686 * _deassert_hardreset - deassert the HW reset line of submodules contained
1687 * in the hwmod module.
1688 * @oh: struct omap_hwmod *
1689 * @name: name of the reset line to look up and deassert
1690 *
b8249cf2
KH
1691 * Some IP like dsp, ipu or iva contain processor that require an HW
1692 * reset line to be assert / deassert in order to enable fully the IP.
1693 * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
1694 * deasserting the hardreset line on the currently-booted SoC, or passes
1695 * along the return value from _lookup_hardreset() or the SoC's
1696 * deassert_hardreset code.
5365efbe
BC
1697 */
1698static int _deassert_hardreset(struct omap_hwmod *oh, const char *name)
1699{
cc1226e7 1700 struct omap_hwmod_rst_info ohri;
b8249cf2 1701 int ret = -EINVAL;
e8e96dff 1702 int hwsup = 0;
5365efbe
BC
1703
1704 if (!oh)
1705 return -EINVAL;
1706
b8249cf2
KH
1707 if (!soc_ops.deassert_hardreset)
1708 return -ENOSYS;
1709
cc1226e7 1710 ret = _lookup_hardreset(oh, name, &ohri);
c48cd659 1711 if (ret < 0)
cc1226e7 1712 return ret;
5365efbe 1713
e8e96dff
ORL
1714 if (oh->clkdm) {
1715 /*
1716 * A clockdomain must be in SW_SUP otherwise reset
1717 * might not be completed. The clockdomain can be set
1718 * in HW_AUTO only when the module become ready.
1719 */
1720 hwsup = clkdm_in_hwsup(oh->clkdm);
1721 ret = clkdm_hwmod_enable(oh->clkdm, oh);
1722 if (ret) {
1723 WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
1724 oh->name, oh->clkdm->name, ret);
1725 return ret;
1726 }
1727 }
1728
1729 _enable_clocks(oh);
1730 if (soc_ops.enable_module)
1731 soc_ops.enable_module(oh);
1732
b8249cf2 1733 ret = soc_ops.deassert_hardreset(oh, &ohri);
e8e96dff
ORL
1734
1735 if (soc_ops.disable_module)
1736 soc_ops.disable_module(oh);
1737 _disable_clocks(oh);
1738
cc1226e7 1739 if (ret == -EBUSY)
5365efbe
BC
1740 pr_warning("omap_hwmod: %s: failed to hardreset\n", oh->name);
1741
e8e96dff
ORL
1742 if (!ret) {
1743 /*
1744 * Set the clockdomain to HW_AUTO, assuming that the
1745 * previous state was HW_AUTO.
1746 */
1747 if (oh->clkdm && hwsup)
1748 clkdm_allow_idle(oh->clkdm);
1749 } else {
1750 if (oh->clkdm)
1751 clkdm_hwmod_disable(oh->clkdm, oh);
1752 }
1753
cc1226e7 1754 return ret;
5365efbe
BC
1755}
1756
1757/**
1758 * _read_hardreset - read the HW reset line state of submodules
1759 * contained in the hwmod module
1760 * @oh: struct omap_hwmod *
1761 * @name: name of the reset line to look up and read
1762 *
b8249cf2
KH
1763 * Return the state of the reset line. Returns -EINVAL if @oh is
1764 * null, -ENOSYS if we have no way of reading the hardreset line
1765 * status on the currently-booted SoC, or passes along the return
1766 * value from _lookup_hardreset() or the SoC's is_hardreset_asserted
1767 * code.
5365efbe
BC
1768 */
1769static int _read_hardreset(struct omap_hwmod *oh, const char *name)
1770{
cc1226e7 1771 struct omap_hwmod_rst_info ohri;
a032d33b 1772 int ret = -EINVAL;
5365efbe
BC
1773
1774 if (!oh)
1775 return -EINVAL;
1776
b8249cf2
KH
1777 if (!soc_ops.is_hardreset_asserted)
1778 return -ENOSYS;
1779
cc1226e7 1780 ret = _lookup_hardreset(oh, name, &ohri);
a032d33b 1781 if (ret < 0)
cc1226e7 1782 return ret;
5365efbe 1783
b8249cf2 1784 return soc_ops.is_hardreset_asserted(oh, &ohri);
5365efbe
BC
1785}
1786
747834ab 1787/**
eb05f691 1788 * _are_all_hardreset_lines_asserted - return true if the @oh is hard-reset
747834ab
PW
1789 * @oh: struct omap_hwmod *
1790 *
eb05f691
ORL
1791 * If all hardreset lines associated with @oh are asserted, then return true.
1792 * Otherwise, if part of @oh is out hardreset or if no hardreset lines
1793 * associated with @oh are asserted, then return false.
747834ab 1794 * This function is used to avoid executing some parts of the IP block
eb05f691 1795 * enable/disable sequence if its hardreset line is set.
747834ab 1796 */
eb05f691 1797static bool _are_all_hardreset_lines_asserted(struct omap_hwmod *oh)
747834ab 1798{
eb05f691 1799 int i, rst_cnt = 0;
747834ab
PW
1800
1801 if (oh->rst_lines_cnt == 0)
1802 return false;
1803
1804 for (i = 0; i < oh->rst_lines_cnt; i++)
1805 if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
eb05f691
ORL
1806 rst_cnt++;
1807
1808 if (oh->rst_lines_cnt == rst_cnt)
1809 return true;
747834ab
PW
1810
1811 return false;
1812}
1813
e9332b6e
PW
1814/**
1815 * _are_any_hardreset_lines_asserted - return true if any part of @oh is
1816 * hard-reset
1817 * @oh: struct omap_hwmod *
1818 *
1819 * If any hardreset lines associated with @oh are asserted, then
1820 * return true. Otherwise, if no hardreset lines associated with @oh
1821 * are asserted, or if @oh has no hardreset lines, then return false.
1822 * This function is used to avoid executing some parts of the IP block
1823 * enable/disable sequence if any hardreset line is set.
1824 */
1825static bool _are_any_hardreset_lines_asserted(struct omap_hwmod *oh)
1826{
1827 int rst_cnt = 0;
1828 int i;
1829
1830 for (i = 0; i < oh->rst_lines_cnt && rst_cnt == 0; i++)
1831 if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
1832 rst_cnt++;
1833
1834 return (rst_cnt) ? true : false;
1835}
1836
747834ab
PW
1837/**
1838 * _omap4_disable_module - enable CLKCTRL modulemode on OMAP4
1839 * @oh: struct omap_hwmod *
1840 *
1841 * Disable the PRCM module mode related to the hwmod @oh.
1842 * Return EINVAL if the modulemode is not supported and 0 in case of success.
1843 */
1844static int _omap4_disable_module(struct omap_hwmod *oh)
1845{
1846 int v;
1847
747834ab
PW
1848 if (!oh->clkdm || !oh->prcm.omap4.modulemode)
1849 return -EINVAL;
1850
eb05f691
ORL
1851 /*
1852 * Since integration code might still be doing something, only
1853 * disable if all lines are under hardreset.
1854 */
e9332b6e 1855 if (_are_any_hardreset_lines_asserted(oh))
eb05f691
ORL
1856 return 0;
1857
747834ab
PW
1858 pr_debug("omap_hwmod: %s: %s\n", oh->name, __func__);
1859
1860 omap4_cminst_module_disable(oh->clkdm->prcm_partition,
1861 oh->clkdm->cm_inst,
1862 oh->clkdm->clkdm_offs,
1863 oh->prcm.omap4.clkctrl_offs);
1864
747834ab
PW
1865 v = _omap4_wait_target_disable(oh);
1866 if (v)
1867 pr_warn("omap_hwmod: %s: _wait_target_disable failed\n",
1868 oh->name);
1869
1870 return 0;
1871}
1872
1688bf19
VH
1873/**
1874 * _am33xx_disable_module - enable CLKCTRL modulemode on AM33XX
1875 * @oh: struct omap_hwmod *
1876 *
1877 * Disable the PRCM module mode related to the hwmod @oh.
1878 * Return EINVAL if the modulemode is not supported and 0 in case of success.
1879 */
1880static int _am33xx_disable_module(struct omap_hwmod *oh)
1881{
1882 int v;
1883
1884 if (!oh->clkdm || !oh->prcm.omap4.modulemode)
1885 return -EINVAL;
1886
1887 pr_debug("omap_hwmod: %s: %s\n", oh->name, __func__);
1888
e9332b6e
PW
1889 if (_are_any_hardreset_lines_asserted(oh))
1890 return 0;
1891
1688bf19
VH
1892 am33xx_cm_module_disable(oh->clkdm->cm_inst, oh->clkdm->clkdm_offs,
1893 oh->prcm.omap4.clkctrl_offs);
1894
1688bf19
VH
1895 v = _am33xx_wait_target_disable(oh);
1896 if (v)
1897 pr_warn("omap_hwmod: %s: _wait_target_disable failed\n",
1898 oh->name);
1899
1900 return 0;
1901}
1902
63c85238 1903/**
bd36179e 1904 * _ocp_softreset - reset an omap_hwmod via the OCP_SYSCONFIG bit
63c85238
PW
1905 * @oh: struct omap_hwmod *
1906 *
1907 * Resets an omap_hwmod @oh via the OCP_SYSCONFIG bit. hwmod must be
30e105c0
PW
1908 * enabled for this to work. Returns -ENOENT if the hwmod cannot be
1909 * reset this way, -EINVAL if the hwmod is in the wrong state,
1910 * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
2cb06814
BC
1911 *
1912 * In OMAP3 a specific SYSSTATUS register is used to get the reset status.
bd36179e 1913 * Starting in OMAP4, some IPs do not have SYSSTATUS registers and instead
2cb06814
BC
1914 * use the SYSCONFIG softreset bit to provide the status.
1915 *
bd36179e
PW
1916 * Note that some IP like McBSP do have reset control but don't have
1917 * reset status.
63c85238 1918 */
bd36179e 1919static int _ocp_softreset(struct omap_hwmod *oh)
63c85238 1920{
613ad0e9 1921 u32 v;
6f8b7ff5 1922 int c = 0;
96835af9 1923 int ret = 0;
63c85238 1924
43b40992 1925 if (!oh->class->sysc ||
2cb06814 1926 !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
30e105c0 1927 return -ENOENT;
63c85238
PW
1928
1929 /* clocks must be on for this operation */
1930 if (oh->_state != _HWMOD_STATE_ENABLED) {
7852ec05
PW
1931 pr_warn("omap_hwmod: %s: reset can only be entered from enabled state\n",
1932 oh->name);
63c85238
PW
1933 return -EINVAL;
1934 }
1935
96835af9
BC
1936 /* For some modules, all optionnal clocks need to be enabled as well */
1937 if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
1938 _enable_optional_clocks(oh);
1939
bd36179e 1940 pr_debug("omap_hwmod: %s: resetting via OCP SOFTRESET\n", oh->name);
63c85238
PW
1941
1942 v = oh->_sysc_cache;
96835af9
BC
1943 ret = _set_softreset(oh, &v);
1944 if (ret)
1945 goto dis_opt_clks;
313a76ee
RQ
1946
1947 _write_sysconfig(v, oh);
1948 ret = _clear_softreset(oh, &v);
1949 if (ret)
1950 goto dis_opt_clks;
1951
63c85238
PW
1952 _write_sysconfig(v, oh);
1953
d99de7f5
FGL
1954 if (oh->class->sysc->srst_udelay)
1955 udelay(oh->class->sysc->srst_udelay);
1956
613ad0e9 1957 c = _wait_softreset_complete(oh);
5365efbe 1958 if (c == MAX_MODULE_SOFTRESET_WAIT)
76e5589e
BC
1959 pr_warning("omap_hwmod: %s: softreset failed (waited %d usec)\n",
1960 oh->name, MAX_MODULE_SOFTRESET_WAIT);
63c85238 1961 else
5365efbe 1962 pr_debug("omap_hwmod: %s: softreset in %d usec\n", oh->name, c);
63c85238
PW
1963
1964 /*
1965 * XXX add _HWMOD_STATE_WEDGED for modules that don't come back from
1966 * _wait_target_ready() or _reset()
1967 */
1968
96835af9
BC
1969 ret = (c == MAX_MODULE_SOFTRESET_WAIT) ? -ETIMEDOUT : 0;
1970
1971dis_opt_clks:
1972 if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
1973 _disable_optional_clocks(oh);
1974
1975 return ret;
63c85238
PW
1976}
1977
bd36179e
PW
1978/**
1979 * _reset - reset an omap_hwmod
1980 * @oh: struct omap_hwmod *
1981 *
30e105c0
PW
1982 * Resets an omap_hwmod @oh. If the module has a custom reset
1983 * function pointer defined, then call it to reset the IP block, and
1984 * pass along its return value to the caller. Otherwise, if the IP
1985 * block has an OCP_SYSCONFIG register with a SOFTRESET bitfield
1986 * associated with it, call a function to reset the IP block via that
1987 * method, and pass along the return value to the caller. Finally, if
1988 * the IP block has some hardreset lines associated with it, assert
1989 * all of those, but do _not_ deassert them. (This is because driver
1990 * authors have expressed an apparent requirement to control the
1991 * deassertion of the hardreset lines themselves.)
1992 *
1993 * The default software reset mechanism for most OMAP IP blocks is
1994 * triggered via the OCP_SYSCONFIG.SOFTRESET bit. However, some
1995 * hwmods cannot be reset via this method. Some are not targets and
1996 * therefore have no OCP header registers to access. Others (like the
1997 * IVA) have idiosyncratic reset sequences. So for these relatively
1998 * rare cases, custom reset code can be supplied in the struct
6668546f
KVA
1999 * omap_hwmod_class .reset function pointer.
2000 *
2001 * _set_dmadisable() is called to set the DMADISABLE bit so that it
2002 * does not prevent idling of the system. This is necessary for cases
2003 * where ROMCODE/BOOTLOADER uses dma and transfers control to the
2004 * kernel without disabling dma.
2005 *
2006 * Passes along the return value from either _ocp_softreset() or the
2007 * custom reset function - these must return -EINVAL if the hwmod
2008 * cannot be reset this way or if the hwmod is in the wrong state,
2009 * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
bd36179e
PW
2010 */
2011static int _reset(struct omap_hwmod *oh)
2012{
30e105c0 2013 int i, r;
bd36179e
PW
2014
2015 pr_debug("omap_hwmod: %s: resetting\n", oh->name);
2016
30e105c0
PW
2017 if (oh->class->reset) {
2018 r = oh->class->reset(oh);
2019 } else {
2020 if (oh->rst_lines_cnt > 0) {
2021 for (i = 0; i < oh->rst_lines_cnt; i++)
2022 _assert_hardreset(oh, oh->rst_lines[i].name);
2023 return 0;
2024 } else {
2025 r = _ocp_softreset(oh);
2026 if (r == -ENOENT)
2027 r = 0;
2028 }
2029 }
2030
6668546f
KVA
2031 _set_dmadisable(oh);
2032
9c8b0ec7 2033 /*
30e105c0
PW
2034 * OCP_SYSCONFIG bits need to be reprogrammed after a
2035 * softreset. The _enable() function should be split to avoid
2036 * the rewrite of the OCP_SYSCONFIG register.
9c8b0ec7 2037 */
2800852a
RN
2038 if (oh->class->sysc) {
2039 _update_sysc_cache(oh);
2040 _enable_sysc(oh);
2041 }
2042
30e105c0 2043 return r;
bd36179e
PW
2044}
2045
5165882a
VB
2046/**
2047 * _reconfigure_io_chain - clear any I/O chain wakeups and reconfigure chain
2048 *
2049 * Call the appropriate PRM function to clear any logged I/O chain
2050 * wakeups and to reconfigure the chain. This apparently needs to be
2051 * done upon every mux change. Since hwmods can be concurrently
2052 * enabled and idled, hold a spinlock around the I/O chain
2053 * reconfiguration sequence. No return value.
2054 *
2055 * XXX When the PRM code is moved to drivers, this function can be removed,
2056 * as the PRM infrastructure should abstract this.
2057 */
2058static void _reconfigure_io_chain(void)
2059{
2060 unsigned long flags;
2061
2062 spin_lock_irqsave(&io_chain_lock, flags);
2063
2064 if (cpu_is_omap34xx() && omap3_has_io_chain_ctrl())
2065 omap3xxx_prm_reconfigure_io_chain();
2066 else if (cpu_is_omap44xx())
2067 omap44xx_prm_reconfigure_io_chain();
2068
2069 spin_unlock_irqrestore(&io_chain_lock, flags);
2070}
2071
e6d3a8b0
RN
2072/**
2073 * _omap4_update_context_lost - increment hwmod context loss counter if
2074 * hwmod context was lost, and clear hardware context loss reg
2075 * @oh: hwmod to check for context loss
2076 *
2077 * If the PRCM indicates that the hwmod @oh lost context, increment
2078 * our in-memory context loss counter, and clear the RM_*_CONTEXT
2079 * bits. No return value.
2080 */
2081static void _omap4_update_context_lost(struct omap_hwmod *oh)
2082{
2083 if (oh->prcm.omap4.flags & HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT)
2084 return;
2085
2086 if (!prm_was_any_context_lost_old(oh->clkdm->pwrdm.ptr->prcm_partition,
2087 oh->clkdm->pwrdm.ptr->prcm_offs,
2088 oh->prcm.omap4.context_offs))
2089 return;
2090
2091 oh->prcm.omap4.context_lost_counter++;
2092 prm_clear_context_loss_flags_old(oh->clkdm->pwrdm.ptr->prcm_partition,
2093 oh->clkdm->pwrdm.ptr->prcm_offs,
2094 oh->prcm.omap4.context_offs);
2095}
2096
2097/**
2098 * _omap4_get_context_lost - get context loss counter for a hwmod
2099 * @oh: hwmod to get context loss counter for
2100 *
2101 * Returns the in-memory context loss counter for a hwmod.
2102 */
2103static int _omap4_get_context_lost(struct omap_hwmod *oh)
2104{
2105 return oh->prcm.omap4.context_lost_counter;
2106}
2107
6d266f63
PW
2108/**
2109 * _enable_preprogram - Pre-program an IP block during the _enable() process
2110 * @oh: struct omap_hwmod *
2111 *
2112 * Some IP blocks (such as AESS) require some additional programming
2113 * after enable before they can enter idle. If a function pointer to
2114 * do so is present in the hwmod data, then call it and pass along the
2115 * return value; otherwise, return 0.
2116 */
0f497039 2117static int _enable_preprogram(struct omap_hwmod *oh)
6d266f63
PW
2118{
2119 if (!oh->class->enable_preprogram)
2120 return 0;
2121
2122 return oh->class->enable_preprogram(oh);
2123}
2124
63c85238 2125/**
dc6d1cda 2126 * _enable - enable an omap_hwmod
63c85238
PW
2127 * @oh: struct omap_hwmod *
2128 *
2129 * Enables an omap_hwmod @oh such that the MPU can access the hwmod's
dc6d1cda
PW
2130 * register target. Returns -EINVAL if the hwmod is in the wrong
2131 * state or passes along the return value of _wait_target_ready().
63c85238 2132 */
dc6d1cda 2133static int _enable(struct omap_hwmod *oh)
63c85238 2134{
747834ab 2135 int r;
665d0013 2136 int hwsup = 0;
63c85238 2137
34617e2a
BC
2138 pr_debug("omap_hwmod: %s: enabling\n", oh->name);
2139
aacf0941 2140 /*
64813c3f
PW
2141 * hwmods with HWMOD_INIT_NO_IDLE flag set are left in enabled
2142 * state at init. Now that someone is really trying to enable
2143 * them, just ensure that the hwmod mux is set.
aacf0941
RN
2144 */
2145 if (oh->_int_flags & _HWMOD_SKIP_ENABLE) {
2146 /*
2147 * If the caller has mux data populated, do the mux'ing
2148 * which wouldn't have been done as part of the _enable()
2149 * done during setup.
2150 */
2151 if (oh->mux)
2152 omap_hwmod_mux(oh->mux, _HWMOD_STATE_ENABLED);
2153
2154 oh->_int_flags &= ~_HWMOD_SKIP_ENABLE;
2155 return 0;
2156 }
2157
63c85238
PW
2158 if (oh->_state != _HWMOD_STATE_INITIALIZED &&
2159 oh->_state != _HWMOD_STATE_IDLE &&
2160 oh->_state != _HWMOD_STATE_DISABLED) {
4f8a428d
RK
2161 WARN(1, "omap_hwmod: %s: enabled state can only be entered from initialized, idle, or disabled state\n",
2162 oh->name);
63c85238
PW
2163 return -EINVAL;
2164 }
2165
31f62866 2166 /*
eb05f691 2167 * If an IP block contains HW reset lines and all of them are
747834ab
PW
2168 * asserted, we let integration code associated with that
2169 * block handle the enable. We've received very little
2170 * information on what those driver authors need, and until
2171 * detailed information is provided and the driver code is
2172 * posted to the public lists, this is probably the best we
2173 * can do.
31f62866 2174 */
eb05f691 2175 if (_are_all_hardreset_lines_asserted(oh))
747834ab 2176 return 0;
63c85238 2177
665d0013
RN
2178 /* Mux pins for device runtime if populated */
2179 if (oh->mux && (!oh->mux->enabled ||
2180 ((oh->_state == _HWMOD_STATE_IDLE) &&
5165882a 2181 oh->mux->pads_dynamic))) {
665d0013 2182 omap_hwmod_mux(oh->mux, _HWMOD_STATE_ENABLED);
5165882a
VB
2183 _reconfigure_io_chain();
2184 }
665d0013
RN
2185
2186 _add_initiator_dep(oh, mpu_oh);
34617e2a 2187
665d0013
RN
2188 if (oh->clkdm) {
2189 /*
2190 * A clockdomain must be in SW_SUP before enabling
2191 * completely the module. The clockdomain can be set
2192 * in HW_AUTO only when the module become ready.
2193 */
b71c7217
PW
2194 hwsup = clkdm_in_hwsup(oh->clkdm) &&
2195 !clkdm_missing_idle_reporting(oh->clkdm);
665d0013
RN
2196 r = clkdm_hwmod_enable(oh->clkdm, oh);
2197 if (r) {
2198 WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
2199 oh->name, oh->clkdm->name, r);
2200 return r;
2201 }
34617e2a 2202 }
665d0013
RN
2203
2204 _enable_clocks(oh);
9ebfd285
KH
2205 if (soc_ops.enable_module)
2206 soc_ops.enable_module(oh);
fa200222 2207 if (oh->flags & HWMOD_BLOCK_WFI)
f7b861b7 2208 cpu_idle_poll_ctrl(true);
34617e2a 2209
e6d3a8b0
RN
2210 if (soc_ops.update_context_lost)
2211 soc_ops.update_context_lost(oh);
2212
8f6aa8ee
KH
2213 r = (soc_ops.wait_target_ready) ? soc_ops.wait_target_ready(oh) :
2214 -EINVAL;
665d0013
RN
2215 if (!r) {
2216 /*
2217 * Set the clockdomain to HW_AUTO only if the target is ready,
2218 * assuming that the previous state was HW_AUTO
2219 */
2220 if (oh->clkdm && hwsup)
2221 clkdm_allow_idle(oh->clkdm);
2222
2223 oh->_state = _HWMOD_STATE_ENABLED;
2224
2225 /* Access the sysconfig only if the target is ready */
2226 if (oh->class->sysc) {
2227 if (!(oh->_int_flags & _HWMOD_SYSCONFIG_LOADED))
2228 _update_sysc_cache(oh);
2229 _enable_sysc(oh);
2230 }
6d266f63 2231 r = _enable_preprogram(oh);
665d0013 2232 } else {
2577a4a6
PW
2233 if (soc_ops.disable_module)
2234 soc_ops.disable_module(oh);
665d0013
RN
2235 _disable_clocks(oh);
2236 pr_debug("omap_hwmod: %s: _wait_target_ready: %d\n",
2237 oh->name, r);
34617e2a 2238
665d0013
RN
2239 if (oh->clkdm)
2240 clkdm_hwmod_disable(oh->clkdm, oh);
9a23dfe1
BC
2241 }
2242
63c85238
PW
2243 return r;
2244}
2245
2246/**
dc6d1cda 2247 * _idle - idle an omap_hwmod
63c85238
PW
2248 * @oh: struct omap_hwmod *
2249 *
2250 * Idles an omap_hwmod @oh. This should be called once the hwmod has
dc6d1cda
PW
2251 * no further work. Returns -EINVAL if the hwmod is in the wrong
2252 * state or returns 0.
63c85238 2253 */
dc6d1cda 2254static int _idle(struct omap_hwmod *oh)
63c85238 2255{
34617e2a
BC
2256 pr_debug("omap_hwmod: %s: idling\n", oh->name);
2257
63c85238 2258 if (oh->_state != _HWMOD_STATE_ENABLED) {
4f8a428d
RK
2259 WARN(1, "omap_hwmod: %s: idle state can only be entered from enabled state\n",
2260 oh->name);
63c85238
PW
2261 return -EINVAL;
2262 }
2263
eb05f691 2264 if (_are_all_hardreset_lines_asserted(oh))
747834ab
PW
2265 return 0;
2266
43b40992 2267 if (oh->class->sysc)
74ff3a68 2268 _idle_sysc(oh);
63c85238 2269 _del_initiator_dep(oh, mpu_oh);
bfc141e3 2270
fa200222 2271 if (oh->flags & HWMOD_BLOCK_WFI)
f7b861b7 2272 cpu_idle_poll_ctrl(false);
9ebfd285
KH
2273 if (soc_ops.disable_module)
2274 soc_ops.disable_module(oh);
bfc141e3 2275
45c38252
BC
2276 /*
2277 * The module must be in idle mode before disabling any parents
2278 * clocks. Otherwise, the parent clock might be disabled before
2279 * the module transition is done, and thus will prevent the
2280 * transition to complete properly.
2281 */
2282 _disable_clocks(oh);
665d0013
RN
2283 if (oh->clkdm)
2284 clkdm_hwmod_disable(oh->clkdm, oh);
63c85238 2285
8d9af88f 2286 /* Mux pins for device idle if populated */
5165882a 2287 if (oh->mux && oh->mux->pads_dynamic) {
8d9af88f 2288 omap_hwmod_mux(oh->mux, _HWMOD_STATE_IDLE);
5165882a
VB
2289 _reconfigure_io_chain();
2290 }
8d9af88f 2291
63c85238
PW
2292 oh->_state = _HWMOD_STATE_IDLE;
2293
2294 return 0;
2295}
2296
2297/**
2298 * _shutdown - shutdown an omap_hwmod
2299 * @oh: struct omap_hwmod *
2300 *
2301 * Shut down an omap_hwmod @oh. This should be called when the driver
2302 * used for the hwmod is removed or unloaded or if the driver is not
2303 * used by the system. Returns -EINVAL if the hwmod is in the wrong
2304 * state or returns 0.
2305 */
2306static int _shutdown(struct omap_hwmod *oh)
2307{
9c8b0ec7 2308 int ret, i;
e4dc8f50
PW
2309 u8 prev_state;
2310
63c85238
PW
2311 if (oh->_state != _HWMOD_STATE_IDLE &&
2312 oh->_state != _HWMOD_STATE_ENABLED) {
4f8a428d
RK
2313 WARN(1, "omap_hwmod: %s: disabled state can only be entered from idle, or enabled state\n",
2314 oh->name);
63c85238
PW
2315 return -EINVAL;
2316 }
2317
eb05f691 2318 if (_are_all_hardreset_lines_asserted(oh))
747834ab
PW
2319 return 0;
2320
63c85238
PW
2321 pr_debug("omap_hwmod: %s: disabling\n", oh->name);
2322
e4dc8f50
PW
2323 if (oh->class->pre_shutdown) {
2324 prev_state = oh->_state;
2325 if (oh->_state == _HWMOD_STATE_IDLE)
dc6d1cda 2326 _enable(oh);
e4dc8f50
PW
2327 ret = oh->class->pre_shutdown(oh);
2328 if (ret) {
2329 if (prev_state == _HWMOD_STATE_IDLE)
dc6d1cda 2330 _idle(oh);
e4dc8f50
PW
2331 return ret;
2332 }
2333 }
2334
6481c73c
MV
2335 if (oh->class->sysc) {
2336 if (oh->_state == _HWMOD_STATE_IDLE)
2337 _enable(oh);
74ff3a68 2338 _shutdown_sysc(oh);
6481c73c 2339 }
5365efbe 2340
3827f949
BC
2341 /* clocks and deps are already disabled in idle */
2342 if (oh->_state == _HWMOD_STATE_ENABLED) {
2343 _del_initiator_dep(oh, mpu_oh);
2344 /* XXX what about the other system initiators here? dma, dsp */
fa200222 2345 if (oh->flags & HWMOD_BLOCK_WFI)
f7b861b7 2346 cpu_idle_poll_ctrl(false);
9ebfd285
KH
2347 if (soc_ops.disable_module)
2348 soc_ops.disable_module(oh);
45c38252 2349 _disable_clocks(oh);
665d0013
RN
2350 if (oh->clkdm)
2351 clkdm_hwmod_disable(oh->clkdm, oh);
3827f949 2352 }
63c85238
PW
2353 /* XXX Should this code also force-disable the optional clocks? */
2354
9c8b0ec7
PW
2355 for (i = 0; i < oh->rst_lines_cnt; i++)
2356 _assert_hardreset(oh, oh->rst_lines[i].name);
31f62866 2357
8d9af88f
TL
2358 /* Mux pins to safe mode or use populated off mode values */
2359 if (oh->mux)
2360 omap_hwmod_mux(oh->mux, _HWMOD_STATE_DISABLED);
63c85238
PW
2361
2362 oh->_state = _HWMOD_STATE_DISABLED;
2363
2364 return 0;
2365}
2366
5e863c56
TL
2367static int of_dev_find_hwmod(struct device_node *np,
2368 struct omap_hwmod *oh)
2369{
2370 int count, i, res;
2371 const char *p;
2372
2373 count = of_property_count_strings(np, "ti,hwmods");
2374 if (count < 1)
2375 return -ENODEV;
2376
2377 for (i = 0; i < count; i++) {
2378 res = of_property_read_string_index(np, "ti,hwmods",
2379 i, &p);
2380 if (res)
2381 continue;
2382 if (!strcmp(p, oh->name)) {
2383 pr_debug("omap_hwmod: dt %s[%i] uses hwmod %s\n",
2384 np->name, i, oh->name);
2385 return i;
2386 }
2387 }
2388
2389 return -ENODEV;
2390}
2391
079abade
SS
2392/**
2393 * of_dev_hwmod_lookup - look up needed hwmod from dt blob
2394 * @np: struct device_node *
2395 * @oh: struct omap_hwmod *
5e863c56
TL
2396 * @index: index of the entry found
2397 * @found: struct device_node * found or NULL
079abade
SS
2398 *
2399 * Parse the dt blob and find out needed hwmod. Recursive function is
2400 * implemented to take care hierarchical dt blob parsing.
5e863c56 2401 * Return: Returns 0 on success, -ENODEV when not found.
079abade 2402 */
5e863c56
TL
2403static int of_dev_hwmod_lookup(struct device_node *np,
2404 struct omap_hwmod *oh,
2405 int *index,
2406 struct device_node **found)
079abade 2407{
5e863c56
TL
2408 struct device_node *np0 = NULL;
2409 int res;
2410
2411 res = of_dev_find_hwmod(np, oh);
2412 if (res >= 0) {
2413 *found = np;
2414 *index = res;
2415 return 0;
2416 }
079abade
SS
2417
2418 for_each_child_of_node(np, np0) {
5e863c56
TL
2419 struct device_node *fc;
2420 int i;
2421
2422 res = of_dev_hwmod_lookup(np0, oh, &i, &fc);
2423 if (res == 0) {
2424 *found = fc;
2425 *index = i;
2426 return 0;
079abade
SS
2427 }
2428 }
5e863c56
TL
2429
2430 *found = NULL;
2431 *index = 0;
2432
2433 return -ENODEV;
079abade
SS
2434}
2435
381d033a
PW
2436/**
2437 * _init_mpu_rt_base - populate the virtual address for a hwmod
2438 * @oh: struct omap_hwmod * to locate the virtual address
f92d9597 2439 * @data: (unused, caller should pass NULL)
5e863c56 2440 * @index: index of the reg entry iospace in device tree
f92d9597 2441 * @np: struct device_node * of the IP block's device node in the DT data
381d033a
PW
2442 *
2443 * Cache the virtual address used by the MPU to access this IP block's
2444 * registers. This address is needed early so the OCP registers that
2445 * are part of the device's address space can be ioremapped properly.
6423d6df
SA
2446 *
2447 * Returns 0 on success, -EINVAL if an invalid hwmod is passed, and
2448 * -ENXIO on absent or invalid register target address space.
381d033a 2449 */
f92d9597 2450static int __init _init_mpu_rt_base(struct omap_hwmod *oh, void *data,
5e863c56 2451 int index, struct device_node *np)
381d033a 2452{
c9aafd23 2453 struct omap_hwmod_addr_space *mem;
079abade 2454 void __iomem *va_start = NULL;
c9aafd23
PW
2455
2456 if (!oh)
6423d6df 2457 return -EINVAL;
c9aafd23 2458
2221b5cd
PW
2459 _save_mpu_port_index(oh);
2460
381d033a 2461 if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
6423d6df 2462 return -ENXIO;
381d033a 2463
c9aafd23
PW
2464 mem = _find_mpu_rt_addr_space(oh);
2465 if (!mem) {
2466 pr_debug("omap_hwmod: %s: no MPU register target found\n",
2467 oh->name);
079abade
SS
2468
2469 /* Extract the IO space from device tree blob */
f92d9597 2470 if (!np)
6423d6df 2471 return -ENXIO;
079abade 2472
5e863c56 2473 va_start = of_iomap(np, index + oh->mpu_rt_idx);
079abade
SS
2474 } else {
2475 va_start = ioremap(mem->pa_start, mem->pa_end - mem->pa_start);
c9aafd23
PW
2476 }
2477
c9aafd23 2478 if (!va_start) {
5e863c56
TL
2479 if (mem)
2480 pr_err("omap_hwmod: %s: Could not ioremap\n", oh->name);
2481 else
2482 pr_err("omap_hwmod: %s: Missing dt reg%i for %s\n",
2483 oh->name, index, np->full_name);
6423d6df 2484 return -ENXIO;
c9aafd23
PW
2485 }
2486
2487 pr_debug("omap_hwmod: %s: MPU register target at va %p\n",
2488 oh->name, va_start);
2489
2490 oh->_mpu_rt_va = va_start;
6423d6df 2491 return 0;
381d033a
PW
2492}
2493
2494/**
2495 * _init - initialize internal data for the hwmod @oh
2496 * @oh: struct omap_hwmod *
2497 * @n: (unused)
2498 *
2499 * Look up the clocks and the address space used by the MPU to access
2500 * registers belonging to the hwmod @oh. @oh must already be
2501 * registered at this point. This is the first of two phases for
2502 * hwmod initialization. Code called here does not touch any hardware
2503 * registers, it simply prepares internal data structures. Returns 0
6423d6df
SA
2504 * upon success or if the hwmod isn't registered or if the hwmod's
2505 * address space is not defined, or -EINVAL upon failure.
381d033a
PW
2506 */
2507static int __init _init(struct omap_hwmod *oh, void *data)
2508{
5e863c56 2509 int r, index;
f92d9597 2510 struct device_node *np = NULL;
381d033a
PW
2511
2512 if (oh->_state != _HWMOD_STATE_REGISTERED)
2513 return 0;
2514
5e863c56
TL
2515 if (of_have_populated_dt()) {
2516 struct device_node *bus;
2517
2518 bus = of_find_node_by_name(NULL, "ocp");
2519 if (!bus)
2520 return -ENODEV;
2521
2522 r = of_dev_hwmod_lookup(bus, oh, &index, &np);
2523 if (r)
2524 pr_debug("omap_hwmod: %s missing dt data\n", oh->name);
2525 else if (np && index)
2526 pr_warn("omap_hwmod: %s using broken dt data from %s\n",
2527 oh->name, np->name);
2528 }
f92d9597 2529
6423d6df 2530 if (oh->class->sysc) {
5e863c56 2531 r = _init_mpu_rt_base(oh, NULL, index, np);
6423d6df
SA
2532 if (r < 0) {
2533 WARN(1, "omap_hwmod: %s: doesn't have mpu register target base\n",
2534 oh->name);
2535 return 0;
2536 }
2537 }
381d033a
PW
2538
2539 r = _init_clocks(oh, NULL);
c48cd659 2540 if (r < 0) {
381d033a
PW
2541 WARN(1, "omap_hwmod: %s: couldn't init clocks\n", oh->name);
2542 return -EINVAL;
2543 }
2544
f92d9597
RN
2545 if (np)
2546 if (of_find_property(np, "ti,no-reset-on-init", NULL))
2547 oh->flags |= HWMOD_INIT_NO_RESET;
2548 if (of_find_property(np, "ti,no-idle-on-init", NULL))
2549 oh->flags |= HWMOD_INIT_NO_IDLE;
2550
381d033a
PW
2551 oh->_state = _HWMOD_STATE_INITIALIZED;
2552
2553 return 0;
2554}
2555
63c85238 2556/**
64813c3f 2557 * _setup_iclk_autoidle - configure an IP block's interface clocks
63c85238
PW
2558 * @oh: struct omap_hwmod *
2559 *
64813c3f
PW
2560 * Set up the module's interface clocks. XXX This function is still mostly
2561 * a stub; implementing this properly requires iclk autoidle usecounting in
2562 * the clock code. No return value.
63c85238 2563 */
64813c3f 2564static void __init _setup_iclk_autoidle(struct omap_hwmod *oh)
63c85238 2565{
5d95dde7 2566 struct omap_hwmod_ocp_if *os;
11cd4b94 2567 struct list_head *p;
5d95dde7 2568 int i = 0;
381d033a 2569 if (oh->_state != _HWMOD_STATE_INITIALIZED)
64813c3f 2570 return;
48d54f3f 2571
11cd4b94 2572 p = oh->slave_ports.next;
63c85238 2573
5d95dde7 2574 while (i < oh->slaves_cnt) {
11cd4b94 2575 os = _fetch_next_ocp_if(&p, &i);
5d95dde7 2576 if (!os->_clk)
64813c3f 2577 continue;
63c85238 2578
64813c3f
PW
2579 if (os->flags & OCPIF_SWSUP_IDLE) {
2580 /* XXX omap_iclk_deny_idle(c); */
2581 } else {
2582 /* XXX omap_iclk_allow_idle(c); */
5d95dde7 2583 clk_enable(os->_clk);
63c85238
PW
2584 }
2585 }
2586
64813c3f
PW
2587 return;
2588}
2589
2590/**
2591 * _setup_reset - reset an IP block during the setup process
2592 * @oh: struct omap_hwmod *
2593 *
2594 * Reset the IP block corresponding to the hwmod @oh during the setup
2595 * process. The IP block is first enabled so it can be successfully
2596 * reset. Returns 0 upon success or a negative error code upon
2597 * failure.
2598 */
2599static int __init _setup_reset(struct omap_hwmod *oh)
2600{
2601 int r;
2602
2603 if (oh->_state != _HWMOD_STATE_INITIALIZED)
2604 return -EINVAL;
63c85238 2605
5fb3d522
PW
2606 if (oh->flags & HWMOD_EXT_OPT_MAIN_CLK)
2607 return -EPERM;
2608
747834ab
PW
2609 if (oh->rst_lines_cnt == 0) {
2610 r = _enable(oh);
2611 if (r) {
2612 pr_warning("omap_hwmod: %s: cannot be enabled for reset (%d)\n",
2613 oh->name, oh->_state);
2614 return -EINVAL;
2615 }
9a23dfe1 2616 }
63c85238 2617
2800852a 2618 if (!(oh->flags & HWMOD_INIT_NO_RESET))
64813c3f
PW
2619 r = _reset(oh);
2620
2621 return r;
2622}
2623
2624/**
2625 * _setup_postsetup - transition to the appropriate state after _setup
2626 * @oh: struct omap_hwmod *
2627 *
2628 * Place an IP block represented by @oh into a "post-setup" state --
2629 * either IDLE, ENABLED, or DISABLED. ("post-setup" simply means that
2630 * this function is called at the end of _setup().) The postsetup
2631 * state for an IP block can be changed by calling
2632 * omap_hwmod_enter_postsetup_state() early in the boot process,
2633 * before one of the omap_hwmod_setup*() functions are called for the
2634 * IP block.
2635 *
2636 * The IP block stays in this state until a PM runtime-based driver is
2637 * loaded for that IP block. A post-setup state of IDLE is
2638 * appropriate for almost all IP blocks with runtime PM-enabled
2639 * drivers, since those drivers are able to enable the IP block. A
2640 * post-setup state of ENABLED is appropriate for kernels with PM
2641 * runtime disabled. The DISABLED state is appropriate for unusual IP
2642 * blocks such as the MPU WDTIMER on kernels without WDTIMER drivers
2643 * included, since the WDTIMER starts running on reset and will reset
2644 * the MPU if left active.
2645 *
2646 * This post-setup mechanism is deprecated. Once all of the OMAP
2647 * drivers have been converted to use PM runtime, and all of the IP
2648 * block data and interconnect data is available to the hwmod code, it
2649 * should be possible to replace this mechanism with a "lazy reset"
2650 * arrangement. In a "lazy reset" setup, each IP block is enabled
2651 * when the driver first probes, then all remaining IP blocks without
2652 * drivers are either shut down or enabled after the drivers have
2653 * loaded. However, this cannot take place until the above
2654 * preconditions have been met, since otherwise the late reset code
2655 * has no way of knowing which IP blocks are in use by drivers, and
2656 * which ones are unused.
2657 *
2658 * No return value.
2659 */
2660static void __init _setup_postsetup(struct omap_hwmod *oh)
2661{
2662 u8 postsetup_state;
2663
2664 if (oh->rst_lines_cnt > 0)
2665 return;
76e5589e 2666
2092e5cc
PW
2667 postsetup_state = oh->_postsetup_state;
2668 if (postsetup_state == _HWMOD_STATE_UNKNOWN)
2669 postsetup_state = _HWMOD_STATE_ENABLED;
2670
2671 /*
2672 * XXX HWMOD_INIT_NO_IDLE does not belong in hwmod data -
2673 * it should be set by the core code as a runtime flag during startup
2674 */
2675 if ((oh->flags & HWMOD_INIT_NO_IDLE) &&
aacf0941
RN
2676 (postsetup_state == _HWMOD_STATE_IDLE)) {
2677 oh->_int_flags |= _HWMOD_SKIP_ENABLE;
2092e5cc 2678 postsetup_state = _HWMOD_STATE_ENABLED;
aacf0941 2679 }
2092e5cc
PW
2680
2681 if (postsetup_state == _HWMOD_STATE_IDLE)
dc6d1cda 2682 _idle(oh);
2092e5cc
PW
2683 else if (postsetup_state == _HWMOD_STATE_DISABLED)
2684 _shutdown(oh);
2685 else if (postsetup_state != _HWMOD_STATE_ENABLED)
2686 WARN(1, "hwmod: %s: unknown postsetup state %d! defaulting to enabled\n",
2687 oh->name, postsetup_state);
63c85238 2688
64813c3f
PW
2689 return;
2690}
2691
2692/**
2693 * _setup - prepare IP block hardware for use
2694 * @oh: struct omap_hwmod *
2695 * @n: (unused, pass NULL)
2696 *
2697 * Configure the IP block represented by @oh. This may include
2698 * enabling the IP block, resetting it, and placing it into a
2699 * post-setup state, depending on the type of IP block and applicable
2700 * flags. IP blocks are reset to prevent any previous configuration
2701 * by the bootloader or previous operating system from interfering
2702 * with power management or other parts of the system. The reset can
2703 * be avoided; see omap_hwmod_no_setup_reset(). This is the second of
2704 * two phases for hwmod initialization. Code called here generally
2705 * affects the IP block hardware, or system integration hardware
2706 * associated with the IP block. Returns 0.
2707 */
2708static int __init _setup(struct omap_hwmod *oh, void *data)
2709{
2710 if (oh->_state != _HWMOD_STATE_INITIALIZED)
2711 return 0;
2712
2713 _setup_iclk_autoidle(oh);
2714
2715 if (!_setup_reset(oh))
2716 _setup_postsetup(oh);
2717
63c85238
PW
2718 return 0;
2719}
2720
63c85238 2721/**
0102b627 2722 * _register - register a struct omap_hwmod
63c85238
PW
2723 * @oh: struct omap_hwmod *
2724 *
43b40992
PW
2725 * Registers the omap_hwmod @oh. Returns -EEXIST if an omap_hwmod
2726 * already has been registered by the same name; -EINVAL if the
2727 * omap_hwmod is in the wrong state, if @oh is NULL, if the
2728 * omap_hwmod's class field is NULL; if the omap_hwmod is missing a
2729 * name, or if the omap_hwmod's class is missing a name; or 0 upon
2730 * success.
63c85238
PW
2731 *
2732 * XXX The data should be copied into bootmem, so the original data
2733 * should be marked __initdata and freed after init. This would allow
2734 * unneeded omap_hwmods to be freed on multi-OMAP configurations. Note
2735 * that the copy process would be relatively complex due to the large number
2736 * of substructures.
2737 */
01592df9 2738static int __init _register(struct omap_hwmod *oh)
63c85238 2739{
43b40992
PW
2740 if (!oh || !oh->name || !oh->class || !oh->class->name ||
2741 (oh->_state != _HWMOD_STATE_UNKNOWN))
63c85238
PW
2742 return -EINVAL;
2743
63c85238
PW
2744 pr_debug("omap_hwmod: %s: registering\n", oh->name);
2745
ce35b244
BC
2746 if (_lookup(oh->name))
2747 return -EEXIST;
63c85238 2748
63c85238
PW
2749 list_add_tail(&oh->node, &omap_hwmod_list);
2750
2221b5cd
PW
2751 INIT_LIST_HEAD(&oh->master_ports);
2752 INIT_LIST_HEAD(&oh->slave_ports);
dc6d1cda 2753 spin_lock_init(&oh->_lock);
2092e5cc 2754
63c85238
PW
2755 oh->_state = _HWMOD_STATE_REGISTERED;
2756
569edd70
PW
2757 /*
2758 * XXX Rather than doing a strcmp(), this should test a flag
2759 * set in the hwmod data, inserted by the autogenerator code.
2760 */
2761 if (!strcmp(oh->name, MPU_INITIATOR_NAME))
2762 mpu_oh = oh;
63c85238 2763
569edd70 2764 return 0;
63c85238
PW
2765}
2766
2221b5cd
PW
2767/**
2768 * _alloc_links - return allocated memory for hwmod links
2769 * @ml: pointer to a struct omap_hwmod_link * for the master link
2770 * @sl: pointer to a struct omap_hwmod_link * for the slave link
2771 *
2772 * Return pointers to two struct omap_hwmod_link records, via the
2773 * addresses pointed to by @ml and @sl. Will first attempt to return
2774 * memory allocated as part of a large initial block, but if that has
2775 * been exhausted, will allocate memory itself. Since ideally this
2776 * second allocation path will never occur, the number of these
2777 * 'supplemental' allocations will be logged when debugging is
2778 * enabled. Returns 0.
2779 */
2780static int __init _alloc_links(struct omap_hwmod_link **ml,
2781 struct omap_hwmod_link **sl)
2782{
2783 unsigned int sz;
2784
2785 if ((free_ls + LINKS_PER_OCP_IF) <= max_ls) {
2786 *ml = &linkspace[free_ls++];
2787 *sl = &linkspace[free_ls++];
2788 return 0;
2789 }
2790
2791 sz = sizeof(struct omap_hwmod_link) * LINKS_PER_OCP_IF;
2792
2793 *sl = NULL;
2794 *ml = alloc_bootmem(sz);
2795
2796 memset(*ml, 0, sz);
2797
2798 *sl = (void *)(*ml) + sizeof(struct omap_hwmod_link);
2799
2800 ls_supp++;
2801 pr_debug("omap_hwmod: supplemental link allocations needed: %d\n",
2802 ls_supp * LINKS_PER_OCP_IF);
2803
2804 return 0;
2805};
2806
2807/**
2808 * _add_link - add an interconnect between two IP blocks
2809 * @oi: pointer to a struct omap_hwmod_ocp_if record
2810 *
2811 * Add struct omap_hwmod_link records connecting the master IP block
2812 * specified in @oi->master to @oi, and connecting the slave IP block
2813 * specified in @oi->slave to @oi. This code is assumed to run before
2814 * preemption or SMP has been enabled, thus avoiding the need for
2815 * locking in this code. Changes to this assumption will require
2816 * additional locking. Returns 0.
2817 */
2818static int __init _add_link(struct omap_hwmod_ocp_if *oi)
2819{
2820 struct omap_hwmod_link *ml, *sl;
2821
2822 pr_debug("omap_hwmod: %s -> %s: adding link\n", oi->master->name,
2823 oi->slave->name);
2824
2825 _alloc_links(&ml, &sl);
2826
2827 ml->ocp_if = oi;
2828 INIT_LIST_HEAD(&ml->node);
2829 list_add(&ml->node, &oi->master->master_ports);
2830 oi->master->masters_cnt++;
2831
2832 sl->ocp_if = oi;
2833 INIT_LIST_HEAD(&sl->node);
2834 list_add(&sl->node, &oi->slave->slave_ports);
2835 oi->slave->slaves_cnt++;
2836
2837 return 0;
2838}
2839
2840/**
2841 * _register_link - register a struct omap_hwmod_ocp_if
2842 * @oi: struct omap_hwmod_ocp_if *
2843 *
2844 * Registers the omap_hwmod_ocp_if record @oi. Returns -EEXIST if it
2845 * has already been registered; -EINVAL if @oi is NULL or if the
2846 * record pointed to by @oi is missing required fields; or 0 upon
2847 * success.
2848 *
2849 * XXX The data should be copied into bootmem, so the original data
2850 * should be marked __initdata and freed after init. This would allow
2851 * unneeded omap_hwmods to be freed on multi-OMAP configurations.
2852 */
2853static int __init _register_link(struct omap_hwmod_ocp_if *oi)
2854{
2855 if (!oi || !oi->master || !oi->slave || !oi->user)
2856 return -EINVAL;
2857
2858 if (oi->_int_flags & _OCPIF_INT_FLAGS_REGISTERED)
2859 return -EEXIST;
2860
2861 pr_debug("omap_hwmod: registering link from %s to %s\n",
2862 oi->master->name, oi->slave->name);
2863
2864 /*
2865 * Register the connected hwmods, if they haven't been
2866 * registered already
2867 */
2868 if (oi->master->_state != _HWMOD_STATE_REGISTERED)
2869 _register(oi->master);
2870
2871 if (oi->slave->_state != _HWMOD_STATE_REGISTERED)
2872 _register(oi->slave);
2873
2874 _add_link(oi);
2875
2876 oi->_int_flags |= _OCPIF_INT_FLAGS_REGISTERED;
2877
2878 return 0;
2879}
2880
2881/**
2882 * _alloc_linkspace - allocate large block of hwmod links
2883 * @ois: pointer to an array of struct omap_hwmod_ocp_if records to count
2884 *
2885 * Allocate a large block of struct omap_hwmod_link records. This
2886 * improves boot time significantly by avoiding the need to allocate
2887 * individual records one by one. If the number of records to
2888 * allocate in the block hasn't been manually specified, this function
2889 * will count the number of struct omap_hwmod_ocp_if records in @ois
2890 * and use that to determine the allocation size. For SoC families
2891 * that require multiple list registrations, such as OMAP3xxx, this
2892 * estimation process isn't optimal, so manual estimation is advised
2893 * in those cases. Returns -EEXIST if the allocation has already occurred
2894 * or 0 upon success.
2895 */
2896static int __init _alloc_linkspace(struct omap_hwmod_ocp_if **ois)
2897{
2898 unsigned int i = 0;
2899 unsigned int sz;
2900
2901 if (linkspace) {
2902 WARN(1, "linkspace already allocated\n");
2903 return -EEXIST;
2904 }
2905
2906 if (max_ls == 0)
2907 while (ois[i++])
2908 max_ls += LINKS_PER_OCP_IF;
2909
2910 sz = sizeof(struct omap_hwmod_link) * max_ls;
2911
2912 pr_debug("omap_hwmod: %s: allocating %d byte linkspace (%d links)\n",
2913 __func__, sz, max_ls);
2914
2915 linkspace = alloc_bootmem(sz);
2916
2917 memset(linkspace, 0, sz);
2918
2919 return 0;
2920}
0102b627 2921
8f6aa8ee
KH
2922/* Static functions intended only for use in soc_ops field function pointers */
2923
2924/**
ff4ae5d9 2925 * _omap2xxx_wait_target_ready - wait for a module to leave slave idle
8f6aa8ee
KH
2926 * @oh: struct omap_hwmod *
2927 *
2928 * Wait for a module @oh to leave slave idle. Returns 0 if the module
2929 * does not have an IDLEST bit or if the module successfully leaves
2930 * slave idle; otherwise, pass along the return value of the
2931 * appropriate *_cm*_wait_module_ready() function.
2932 */
ff4ae5d9 2933static int _omap2xxx_wait_target_ready(struct omap_hwmod *oh)
8f6aa8ee
KH
2934{
2935 if (!oh)
2936 return -EINVAL;
2937
2938 if (oh->flags & HWMOD_NO_IDLEST)
2939 return 0;
2940
2941 if (!_find_mpu_rt_port(oh))
2942 return 0;
2943
2944 /* XXX check module SIDLEMODE, hardreset status, enabled clocks */
2945
ff4ae5d9
PW
2946 return omap2xxx_cm_wait_module_ready(oh->prcm.omap2.module_offs,
2947 oh->prcm.omap2.idlest_reg_id,
2948 oh->prcm.omap2.idlest_idle_bit);
2949}
2950
2951/**
2952 * _omap3xxx_wait_target_ready - wait for a module to leave slave idle
2953 * @oh: struct omap_hwmod *
2954 *
2955 * Wait for a module @oh to leave slave idle. Returns 0 if the module
2956 * does not have an IDLEST bit or if the module successfully leaves
2957 * slave idle; otherwise, pass along the return value of the
2958 * appropriate *_cm*_wait_module_ready() function.
2959 */
2960static int _omap3xxx_wait_target_ready(struct omap_hwmod *oh)
2961{
2962 if (!oh)
2963 return -EINVAL;
2964
2965 if (oh->flags & HWMOD_NO_IDLEST)
2966 return 0;
2967
2968 if (!_find_mpu_rt_port(oh))
2969 return 0;
2970
2971 /* XXX check module SIDLEMODE, hardreset status, enabled clocks */
2972
2973 return omap3xxx_cm_wait_module_ready(oh->prcm.omap2.module_offs,
2974 oh->prcm.omap2.idlest_reg_id,
2975 oh->prcm.omap2.idlest_idle_bit);
8f6aa8ee
KH
2976}
2977
2978/**
2979 * _omap4_wait_target_ready - wait for a module to leave slave idle
2980 * @oh: struct omap_hwmod *
2981 *
2982 * Wait for a module @oh to leave slave idle. Returns 0 if the module
2983 * does not have an IDLEST bit or if the module successfully leaves
2984 * slave idle; otherwise, pass along the return value of the
2985 * appropriate *_cm*_wait_module_ready() function.
2986 */
2987static int _omap4_wait_target_ready(struct omap_hwmod *oh)
2988{
2b026d13 2989 if (!oh)
8f6aa8ee
KH
2990 return -EINVAL;
2991
2b026d13 2992 if (oh->flags & HWMOD_NO_IDLEST || !oh->clkdm)
8f6aa8ee
KH
2993 return 0;
2994
2995 if (!_find_mpu_rt_port(oh))
2996 return 0;
2997
2998 /* XXX check module SIDLEMODE, hardreset status */
2999
3000 return omap4_cminst_wait_module_ready(oh->clkdm->prcm_partition,
3001 oh->clkdm->cm_inst,
3002 oh->clkdm->clkdm_offs,
3003 oh->prcm.omap4.clkctrl_offs);
3004}
3005
1688bf19
VH
3006/**
3007 * _am33xx_wait_target_ready - wait for a module to leave slave idle
3008 * @oh: struct omap_hwmod *
3009 *
3010 * Wait for a module @oh to leave slave idle. Returns 0 if the module
3011 * does not have an IDLEST bit or if the module successfully leaves
3012 * slave idle; otherwise, pass along the return value of the
3013 * appropriate *_cm*_wait_module_ready() function.
3014 */
3015static int _am33xx_wait_target_ready(struct omap_hwmod *oh)
3016{
3017 if (!oh || !oh->clkdm)
3018 return -EINVAL;
3019
3020 if (oh->flags & HWMOD_NO_IDLEST)
3021 return 0;
3022
3023 if (!_find_mpu_rt_port(oh))
3024 return 0;
3025
3026 /* XXX check module SIDLEMODE, hardreset status */
3027
3028 return am33xx_cm_wait_module_ready(oh->clkdm->cm_inst,
3029 oh->clkdm->clkdm_offs,
3030 oh->prcm.omap4.clkctrl_offs);
3031}
3032
b8249cf2
KH
3033/**
3034 * _omap2_assert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
3035 * @oh: struct omap_hwmod * to assert hardreset
3036 * @ohri: hardreset line data
3037 *
3038 * Call omap2_prm_assert_hardreset() with parameters extracted from
3039 * the hwmod @oh and the hardreset line data @ohri. Only intended for
3040 * use as an soc_ops function pointer. Passes along the return value
3041 * from omap2_prm_assert_hardreset(). XXX This function is scheduled
3042 * for removal when the PRM code is moved into drivers/.
3043 */
3044static int _omap2_assert_hardreset(struct omap_hwmod *oh,
3045 struct omap_hwmod_rst_info *ohri)
3046{
3047 return omap2_prm_assert_hardreset(oh->prcm.omap2.module_offs,
3048 ohri->rst_shift);
3049}
3050
3051/**
3052 * _omap2_deassert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
3053 * @oh: struct omap_hwmod * to deassert hardreset
3054 * @ohri: hardreset line data
3055 *
3056 * Call omap2_prm_deassert_hardreset() with parameters extracted from
3057 * the hwmod @oh and the hardreset line data @ohri. Only intended for
3058 * use as an soc_ops function pointer. Passes along the return value
3059 * from omap2_prm_deassert_hardreset(). XXX This function is
3060 * scheduled for removal when the PRM code is moved into drivers/.
3061 */
3062static int _omap2_deassert_hardreset(struct omap_hwmod *oh,
3063 struct omap_hwmod_rst_info *ohri)
3064{
3065 return omap2_prm_deassert_hardreset(oh->prcm.omap2.module_offs,
3066 ohri->rst_shift,
3067 ohri->st_shift);
3068}
3069
3070/**
3071 * _omap2_is_hardreset_asserted - call OMAP2 PRM hardreset fn with hwmod args
3072 * @oh: struct omap_hwmod * to test hardreset
3073 * @ohri: hardreset line data
3074 *
3075 * Call omap2_prm_is_hardreset_asserted() with parameters extracted
3076 * from the hwmod @oh and the hardreset line data @ohri. Only
3077 * intended for use as an soc_ops function pointer. Passes along the
3078 * return value from omap2_prm_is_hardreset_asserted(). XXX This
3079 * function is scheduled for removal when the PRM code is moved into
3080 * drivers/.
3081 */
3082static int _omap2_is_hardreset_asserted(struct omap_hwmod *oh,
3083 struct omap_hwmod_rst_info *ohri)
3084{
3085 return omap2_prm_is_hardreset_asserted(oh->prcm.omap2.module_offs,
3086 ohri->st_shift);
3087}
3088
3089/**
3090 * _omap4_assert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
3091 * @oh: struct omap_hwmod * to assert hardreset
3092 * @ohri: hardreset line data
3093 *
3094 * Call omap4_prminst_assert_hardreset() with parameters extracted
3095 * from the hwmod @oh and the hardreset line data @ohri. Only
3096 * intended for use as an soc_ops function pointer. Passes along the
3097 * return value from omap4_prminst_assert_hardreset(). XXX This
3098 * function is scheduled for removal when the PRM code is moved into
3099 * drivers/.
3100 */
3101static int _omap4_assert_hardreset(struct omap_hwmod *oh,
3102 struct omap_hwmod_rst_info *ohri)
b8249cf2 3103{
07b3a139
PW
3104 if (!oh->clkdm)
3105 return -EINVAL;
3106
b8249cf2
KH
3107 return omap4_prminst_assert_hardreset(ohri->rst_shift,
3108 oh->clkdm->pwrdm.ptr->prcm_partition,
3109 oh->clkdm->pwrdm.ptr->prcm_offs,
3110 oh->prcm.omap4.rstctrl_offs);
3111}
3112
3113/**
3114 * _omap4_deassert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
3115 * @oh: struct omap_hwmod * to deassert hardreset
3116 * @ohri: hardreset line data
3117 *
3118 * Call omap4_prminst_deassert_hardreset() with parameters extracted
3119 * from the hwmod @oh and the hardreset line data @ohri. Only
3120 * intended for use as an soc_ops function pointer. Passes along the
3121 * return value from omap4_prminst_deassert_hardreset(). XXX This
3122 * function is scheduled for removal when the PRM code is moved into
3123 * drivers/.
3124 */
3125static int _omap4_deassert_hardreset(struct omap_hwmod *oh,
3126 struct omap_hwmod_rst_info *ohri)
3127{
07b3a139
PW
3128 if (!oh->clkdm)
3129 return -EINVAL;
3130
b8249cf2
KH
3131 if (ohri->st_shift)
3132 pr_err("omap_hwmod: %s: %s: hwmod data error: OMAP4 does not support st_shift\n",
3133 oh->name, ohri->name);
3134 return omap4_prminst_deassert_hardreset(ohri->rst_shift,
3135 oh->clkdm->pwrdm.ptr->prcm_partition,
3136 oh->clkdm->pwrdm.ptr->prcm_offs,
3137 oh->prcm.omap4.rstctrl_offs);
3138}
3139
3140/**
3141 * _omap4_is_hardreset_asserted - call OMAP4 PRM hardreset fn with hwmod args
3142 * @oh: struct omap_hwmod * to test hardreset
3143 * @ohri: hardreset line data
3144 *
3145 * Call omap4_prminst_is_hardreset_asserted() with parameters
3146 * extracted from the hwmod @oh and the hardreset line data @ohri.
3147 * Only intended for use as an soc_ops function pointer. Passes along
3148 * the return value from omap4_prminst_is_hardreset_asserted(). XXX
3149 * This function is scheduled for removal when the PRM code is moved
3150 * into drivers/.
3151 */
3152static int _omap4_is_hardreset_asserted(struct omap_hwmod *oh,
3153 struct omap_hwmod_rst_info *ohri)
3154{
07b3a139
PW
3155 if (!oh->clkdm)
3156 return -EINVAL;
3157
b8249cf2
KH
3158 return omap4_prminst_is_hardreset_asserted(ohri->rst_shift,
3159 oh->clkdm->pwrdm.ptr->prcm_partition,
3160 oh->clkdm->pwrdm.ptr->prcm_offs,
3161 oh->prcm.omap4.rstctrl_offs);
3162}
3163
1688bf19
VH
3164/**
3165 * _am33xx_assert_hardreset - call AM33XX PRM hardreset fn with hwmod args
3166 * @oh: struct omap_hwmod * to assert hardreset
3167 * @ohri: hardreset line data
3168 *
3169 * Call am33xx_prminst_assert_hardreset() with parameters extracted
3170 * from the hwmod @oh and the hardreset line data @ohri. Only
3171 * intended for use as an soc_ops function pointer. Passes along the
3172 * return value from am33xx_prminst_assert_hardreset(). XXX This
3173 * function is scheduled for removal when the PRM code is moved into
3174 * drivers/.
3175 */
3176static int _am33xx_assert_hardreset(struct omap_hwmod *oh,
3177 struct omap_hwmod_rst_info *ohri)
3178
3179{
3180 return am33xx_prm_assert_hardreset(ohri->rst_shift,
3181 oh->clkdm->pwrdm.ptr->prcm_offs,
3182 oh->prcm.omap4.rstctrl_offs);
3183}
3184
3185/**
3186 * _am33xx_deassert_hardreset - call AM33XX PRM hardreset fn with hwmod args
3187 * @oh: struct omap_hwmod * to deassert hardreset
3188 * @ohri: hardreset line data
3189 *
3190 * Call am33xx_prminst_deassert_hardreset() with parameters extracted
3191 * from the hwmod @oh and the hardreset line data @ohri. Only
3192 * intended for use as an soc_ops function pointer. Passes along the
3193 * return value from am33xx_prminst_deassert_hardreset(). XXX This
3194 * function is scheduled for removal when the PRM code is moved into
3195 * drivers/.
3196 */
3197static int _am33xx_deassert_hardreset(struct omap_hwmod *oh,
3198 struct omap_hwmod_rst_info *ohri)
3199{
1688bf19 3200 return am33xx_prm_deassert_hardreset(ohri->rst_shift,
3c06f1b8 3201 ohri->st_shift,
1688bf19
VH
3202 oh->clkdm->pwrdm.ptr->prcm_offs,
3203 oh->prcm.omap4.rstctrl_offs,
3204 oh->prcm.omap4.rstst_offs);
3205}
3206
3207/**
3208 * _am33xx_is_hardreset_asserted - call AM33XX PRM hardreset fn with hwmod args
3209 * @oh: struct omap_hwmod * to test hardreset
3210 * @ohri: hardreset line data
3211 *
3212 * Call am33xx_prminst_is_hardreset_asserted() with parameters
3213 * extracted from the hwmod @oh and the hardreset line data @ohri.
3214 * Only intended for use as an soc_ops function pointer. Passes along
3215 * the return value from am33xx_prminst_is_hardreset_asserted(). XXX
3216 * This function is scheduled for removal when the PRM code is moved
3217 * into drivers/.
3218 */
3219static int _am33xx_is_hardreset_asserted(struct omap_hwmod *oh,
3220 struct omap_hwmod_rst_info *ohri)
3221{
3222 return am33xx_prm_is_hardreset_asserted(ohri->rst_shift,
3223 oh->clkdm->pwrdm.ptr->prcm_offs,
3224 oh->prcm.omap4.rstctrl_offs);
3225}
3226
0102b627
BC
3227/* Public functions */
3228
3229u32 omap_hwmod_read(struct omap_hwmod *oh, u16 reg_offs)
3230{
3231 if (oh->flags & HWMOD_16BIT_REG)
3232 return __raw_readw(oh->_mpu_rt_va + reg_offs);
3233 else
3234 return __raw_readl(oh->_mpu_rt_va + reg_offs);
3235}
3236
3237void omap_hwmod_write(u32 v, struct omap_hwmod *oh, u16 reg_offs)
3238{
3239 if (oh->flags & HWMOD_16BIT_REG)
3240 __raw_writew(v, oh->_mpu_rt_va + reg_offs);
3241 else
3242 __raw_writel(v, oh->_mpu_rt_va + reg_offs);
3243}
3244
6d3c55fd
A
3245/**
3246 * omap_hwmod_softreset - reset a module via SYSCONFIG.SOFTRESET bit
3247 * @oh: struct omap_hwmod *
3248 *
3249 * This is a public function exposed to drivers. Some drivers may need to do
3250 * some settings before and after resetting the device. Those drivers after
3251 * doing the necessary settings could use this function to start a reset by
3252 * setting the SYSCONFIG.SOFTRESET bit.
3253 */
3254int omap_hwmod_softreset(struct omap_hwmod *oh)
3255{
3c55c1ba
PW
3256 u32 v;
3257 int ret;
3258
3259 if (!oh || !(oh->_sysc_cache))
6d3c55fd
A
3260 return -EINVAL;
3261
3c55c1ba
PW
3262 v = oh->_sysc_cache;
3263 ret = _set_softreset(oh, &v);
3264 if (ret)
3265 goto error;
3266 _write_sysconfig(v, oh);
3267
313a76ee
RQ
3268 ret = _clear_softreset(oh, &v);
3269 if (ret)
3270 goto error;
3271 _write_sysconfig(v, oh);
3272
3c55c1ba
PW
3273error:
3274 return ret;
6d3c55fd
A
3275}
3276
63c85238
PW
3277/**
3278 * omap_hwmod_lookup - look up a registered omap_hwmod by name
3279 * @name: name of the omap_hwmod to look up
3280 *
3281 * Given a @name of an omap_hwmod, return a pointer to the registered
3282 * struct omap_hwmod *, or NULL upon error.
3283 */
3284struct omap_hwmod *omap_hwmod_lookup(const char *name)
3285{
3286 struct omap_hwmod *oh;
3287
3288 if (!name)
3289 return NULL;
3290
63c85238 3291 oh = _lookup(name);
63c85238
PW
3292
3293 return oh;
3294}
3295
3296/**
3297 * omap_hwmod_for_each - call function for each registered omap_hwmod
3298 * @fn: pointer to a callback function
97d60162 3299 * @data: void * data to pass to callback function
63c85238
PW
3300 *
3301 * Call @fn for each registered omap_hwmod, passing @data to each
3302 * function. @fn must return 0 for success or any other value for
3303 * failure. If @fn returns non-zero, the iteration across omap_hwmods
3304 * will stop and the non-zero return value will be passed to the
3305 * caller of omap_hwmod_for_each(). @fn is called with
3306 * omap_hwmod_for_each() held.
3307 */
97d60162
PW
3308int omap_hwmod_for_each(int (*fn)(struct omap_hwmod *oh, void *data),
3309 void *data)
63c85238
PW
3310{
3311 struct omap_hwmod *temp_oh;
30ebad9d 3312 int ret = 0;
63c85238
PW
3313
3314 if (!fn)
3315 return -EINVAL;
3316
63c85238 3317 list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
97d60162 3318 ret = (*fn)(temp_oh, data);
63c85238
PW
3319 if (ret)
3320 break;
3321 }
63c85238
PW
3322
3323 return ret;
3324}
3325
2221b5cd
PW
3326/**
3327 * omap_hwmod_register_links - register an array of hwmod links
3328 * @ois: pointer to an array of omap_hwmod_ocp_if to register
3329 *
3330 * Intended to be called early in boot before the clock framework is
3331 * initialized. If @ois is not null, will register all omap_hwmods
9ebfd285
KH
3332 * listed in @ois that are valid for this chip. Returns -EINVAL if
3333 * omap_hwmod_init() hasn't been called before calling this function,
3334 * -ENOMEM if the link memory area can't be allocated, or 0 upon
3335 * success.
2221b5cd
PW
3336 */
3337int __init omap_hwmod_register_links(struct omap_hwmod_ocp_if **ois)
3338{
3339 int r, i;
3340
9ebfd285
KH
3341 if (!inited)
3342 return -EINVAL;
3343
2221b5cd
PW
3344 if (!ois)
3345 return 0;
3346
2221b5cd
PW
3347 if (!linkspace) {
3348 if (_alloc_linkspace(ois)) {
3349 pr_err("omap_hwmod: could not allocate link space\n");
3350 return -ENOMEM;
3351 }
3352 }
3353
3354 i = 0;
3355 do {
3356 r = _register_link(ois[i]);
3357 WARN(r && r != -EEXIST,
3358 "omap_hwmod: _register_link(%s -> %s) returned %d\n",
3359 ois[i]->master->name, ois[i]->slave->name, r);
3360 } while (ois[++i]);
3361
3362 return 0;
3363}
3364
381d033a
PW
3365/**
3366 * _ensure_mpu_hwmod_is_setup - ensure the MPU SS hwmod is init'ed and set up
3367 * @oh: pointer to the hwmod currently being set up (usually not the MPU)
3368 *
3369 * If the hwmod data corresponding to the MPU subsystem IP block
3370 * hasn't been initialized and set up yet, do so now. This must be
3371 * done first since sleep dependencies may be added from other hwmods
3372 * to the MPU. Intended to be called only by omap_hwmod_setup*(). No
3373 * return value.
63c85238 3374 */
381d033a 3375static void __init _ensure_mpu_hwmod_is_setup(struct omap_hwmod *oh)
e7c7d760 3376{
381d033a
PW
3377 if (!mpu_oh || mpu_oh->_state == _HWMOD_STATE_UNKNOWN)
3378 pr_err("omap_hwmod: %s: MPU initiator hwmod %s not yet registered\n",
3379 __func__, MPU_INITIATOR_NAME);
3380 else if (mpu_oh->_state == _HWMOD_STATE_REGISTERED && oh != mpu_oh)
3381 omap_hwmod_setup_one(MPU_INITIATOR_NAME);
e7c7d760
TL
3382}
3383
63c85238 3384/**
a2debdbd
PW
3385 * omap_hwmod_setup_one - set up a single hwmod
3386 * @oh_name: const char * name of the already-registered hwmod to set up
3387 *
381d033a
PW
3388 * Initialize and set up a single hwmod. Intended to be used for a
3389 * small number of early devices, such as the timer IP blocks used for
3390 * the scheduler clock. Must be called after omap2_clk_init().
3391 * Resolves the struct clk names to struct clk pointers for each
3392 * registered omap_hwmod. Also calls _setup() on each hwmod. Returns
3393 * -EINVAL upon error or 0 upon success.
a2debdbd
PW
3394 */
3395int __init omap_hwmod_setup_one(const char *oh_name)
63c85238
PW
3396{
3397 struct omap_hwmod *oh;
63c85238 3398
a2debdbd
PW
3399 pr_debug("omap_hwmod: %s: %s\n", oh_name, __func__);
3400
a2debdbd
PW
3401 oh = _lookup(oh_name);
3402 if (!oh) {
3403 WARN(1, "omap_hwmod: %s: hwmod not yet registered\n", oh_name);
3404 return -EINVAL;
3405 }
63c85238 3406
381d033a 3407 _ensure_mpu_hwmod_is_setup(oh);
63c85238 3408
381d033a 3409 _init(oh, NULL);
a2debdbd
PW
3410 _setup(oh, NULL);
3411
63c85238
PW
3412 return 0;
3413}
3414
3415/**
381d033a 3416 * omap_hwmod_setup_all - set up all registered IP blocks
63c85238 3417 *
381d033a
PW
3418 * Initialize and set up all IP blocks registered with the hwmod code.
3419 * Must be called after omap2_clk_init(). Resolves the struct clk
3420 * names to struct clk pointers for each registered omap_hwmod. Also
3421 * calls _setup() on each hwmod. Returns 0 upon success.
63c85238 3422 */
550c8092 3423static int __init omap_hwmod_setup_all(void)
63c85238 3424{
381d033a 3425 _ensure_mpu_hwmod_is_setup(NULL);
63c85238 3426
381d033a 3427 omap_hwmod_for_each(_init, NULL);
2092e5cc 3428 omap_hwmod_for_each(_setup, NULL);
63c85238
PW
3429
3430 return 0;
3431}
b76c8b19 3432omap_core_initcall(omap_hwmod_setup_all);
63c85238 3433
63c85238
PW
3434/**
3435 * omap_hwmod_enable - enable an omap_hwmod
3436 * @oh: struct omap_hwmod *
3437 *
74ff3a68 3438 * Enable an omap_hwmod @oh. Intended to be called by omap_device_enable().
63c85238
PW
3439 * Returns -EINVAL on error or passes along the return value from _enable().
3440 */
3441int omap_hwmod_enable(struct omap_hwmod *oh)
3442{
3443 int r;
dc6d1cda 3444 unsigned long flags;
63c85238
PW
3445
3446 if (!oh)
3447 return -EINVAL;
3448
dc6d1cda
PW
3449 spin_lock_irqsave(&oh->_lock, flags);
3450 r = _enable(oh);
3451 spin_unlock_irqrestore(&oh->_lock, flags);
63c85238
PW
3452
3453 return r;
3454}
3455
3456/**
3457 * omap_hwmod_idle - idle an omap_hwmod
3458 * @oh: struct omap_hwmod *
3459 *
74ff3a68 3460 * Idle an omap_hwmod @oh. Intended to be called by omap_device_idle().
63c85238
PW
3461 * Returns -EINVAL on error or passes along the return value from _idle().
3462 */
3463int omap_hwmod_idle(struct omap_hwmod *oh)
3464{
dc6d1cda
PW
3465 unsigned long flags;
3466
63c85238
PW
3467 if (!oh)
3468 return -EINVAL;
3469
dc6d1cda
PW
3470 spin_lock_irqsave(&oh->_lock, flags);
3471 _idle(oh);
3472 spin_unlock_irqrestore(&oh->_lock, flags);
63c85238
PW
3473
3474 return 0;
3475}
3476
3477/**
3478 * omap_hwmod_shutdown - shutdown an omap_hwmod
3479 * @oh: struct omap_hwmod *
3480 *
74ff3a68 3481 * Shutdown an omap_hwmod @oh. Intended to be called by
63c85238
PW
3482 * omap_device_shutdown(). Returns -EINVAL on error or passes along
3483 * the return value from _shutdown().
3484 */
3485int omap_hwmod_shutdown(struct omap_hwmod *oh)
3486{
dc6d1cda
PW
3487 unsigned long flags;
3488
63c85238
PW
3489 if (!oh)
3490 return -EINVAL;
3491
dc6d1cda 3492 spin_lock_irqsave(&oh->_lock, flags);
63c85238 3493 _shutdown(oh);
dc6d1cda 3494 spin_unlock_irqrestore(&oh->_lock, flags);
63c85238
PW
3495
3496 return 0;
3497}
3498
3499/**
3500 * omap_hwmod_enable_clocks - enable main_clk, all interface clocks
3501 * @oh: struct omap_hwmod *oh
3502 *
3503 * Intended to be called by the omap_device code.
3504 */
3505int omap_hwmod_enable_clocks(struct omap_hwmod *oh)
3506{
dc6d1cda
PW
3507 unsigned long flags;
3508
3509 spin_lock_irqsave(&oh->_lock, flags);
63c85238 3510 _enable_clocks(oh);
dc6d1cda 3511 spin_unlock_irqrestore(&oh->_lock, flags);
63c85238
PW
3512
3513 return 0;
3514}
3515
3516/**
3517 * omap_hwmod_disable_clocks - disable main_clk, all interface clocks
3518 * @oh: struct omap_hwmod *oh
3519 *
3520 * Intended to be called by the omap_device code.
3521 */
3522int omap_hwmod_disable_clocks(struct omap_hwmod *oh)
3523{
dc6d1cda
PW
3524 unsigned long flags;
3525
3526 spin_lock_irqsave(&oh->_lock, flags);
63c85238 3527 _disable_clocks(oh);
dc6d1cda 3528 spin_unlock_irqrestore(&oh->_lock, flags);
63c85238
PW
3529
3530 return 0;
3531}
3532
3533/**
3534 * omap_hwmod_ocp_barrier - wait for posted writes against the hwmod to complete
3535 * @oh: struct omap_hwmod *oh
3536 *
3537 * Intended to be called by drivers and core code when all posted
3538 * writes to a device must complete before continuing further
3539 * execution (for example, after clearing some device IRQSTATUS
3540 * register bits)
3541 *
3542 * XXX what about targets with multiple OCP threads?
3543 */
3544void omap_hwmod_ocp_barrier(struct omap_hwmod *oh)
3545{
3546 BUG_ON(!oh);
3547
43b40992 3548 if (!oh->class->sysc || !oh->class->sysc->sysc_flags) {
4f8a428d
RK
3549 WARN(1, "omap_device: %s: OCP barrier impossible due to device configuration\n",
3550 oh->name);
63c85238
PW
3551 return;
3552 }
3553
3554 /*
3555 * Forces posted writes to complete on the OCP thread handling
3556 * register writes
3557 */
cc7a1d2a 3558 omap_hwmod_read(oh, oh->class->sysc->sysc_offs);
63c85238
PW
3559}
3560
3561/**
3562 * omap_hwmod_reset - reset the hwmod
3563 * @oh: struct omap_hwmod *
3564 *
3565 * Under some conditions, a driver may wish to reset the entire device.
3566 * Called from omap_device code. Returns -EINVAL on error or passes along
9b579114 3567 * the return value from _reset().
63c85238
PW
3568 */
3569int omap_hwmod_reset(struct omap_hwmod *oh)
3570{
3571 int r;
dc6d1cda 3572 unsigned long flags;
63c85238 3573
9b579114 3574 if (!oh)
63c85238
PW
3575 return -EINVAL;
3576
dc6d1cda 3577 spin_lock_irqsave(&oh->_lock, flags);
63c85238 3578 r = _reset(oh);
dc6d1cda 3579 spin_unlock_irqrestore(&oh->_lock, flags);
63c85238
PW
3580
3581 return r;
3582}
3583
5e8370f1
PW
3584/*
3585 * IP block data retrieval functions
3586 */
3587
63c85238
PW
3588/**
3589 * omap_hwmod_count_resources - count number of struct resources needed by hwmod
3590 * @oh: struct omap_hwmod *
dad4191d 3591 * @flags: Type of resources to include when counting (IRQ/DMA/MEM)
63c85238
PW
3592 *
3593 * Count the number of struct resource array elements necessary to
3594 * contain omap_hwmod @oh resources. Intended to be called by code
3595 * that registers omap_devices. Intended to be used to determine the
3596 * size of a dynamically-allocated struct resource array, before
3597 * calling omap_hwmod_fill_resources(). Returns the number of struct
3598 * resource array elements needed.
3599 *
3600 * XXX This code is not optimized. It could attempt to merge adjacent
3601 * resource IDs.
3602 *
3603 */
dad4191d 3604int omap_hwmod_count_resources(struct omap_hwmod *oh, unsigned long flags)
63c85238 3605{
dad4191d 3606 int ret = 0;
63c85238 3607
dad4191d
PU
3608 if (flags & IORESOURCE_IRQ)
3609 ret += _count_mpu_irqs(oh);
63c85238 3610
dad4191d
PU
3611 if (flags & IORESOURCE_DMA)
3612 ret += _count_sdma_reqs(oh);
2221b5cd 3613
dad4191d
PU
3614 if (flags & IORESOURCE_MEM) {
3615 int i = 0;
3616 struct omap_hwmod_ocp_if *os;
3617 struct list_head *p = oh->slave_ports.next;
3618
3619 while (i < oh->slaves_cnt) {
3620 os = _fetch_next_ocp_if(&p, &i);
3621 ret += _count_ocp_if_addr_spaces(os);
3622 }
5d95dde7 3623 }
63c85238
PW
3624
3625 return ret;
3626}
3627
3628/**
3629 * omap_hwmod_fill_resources - fill struct resource array with hwmod data
3630 * @oh: struct omap_hwmod *
3631 * @res: pointer to the first element of an array of struct resource to fill
3632 *
3633 * Fill the struct resource array @res with resource data from the
3634 * omap_hwmod @oh. Intended to be called by code that registers
3635 * omap_devices. See also omap_hwmod_count_resources(). Returns the
3636 * number of array elements filled.
3637 */
3638int omap_hwmod_fill_resources(struct omap_hwmod *oh, struct resource *res)
3639{
5d95dde7 3640 struct omap_hwmod_ocp_if *os;
11cd4b94 3641 struct list_head *p;
5d95dde7 3642 int i, j, mpu_irqs_cnt, sdma_reqs_cnt, addr_cnt;
63c85238
PW
3643 int r = 0;
3644
3645 /* For each IRQ, DMA, memory area, fill in array.*/
3646
212738a4
PW
3647 mpu_irqs_cnt = _count_mpu_irqs(oh);
3648 for (i = 0; i < mpu_irqs_cnt; i++) {
718bfd76
PW
3649 (res + r)->name = (oh->mpu_irqs + i)->name;
3650 (res + r)->start = (oh->mpu_irqs + i)->irq;
3651 (res + r)->end = (oh->mpu_irqs + i)->irq;
63c85238
PW
3652 (res + r)->flags = IORESOURCE_IRQ;
3653 r++;
3654 }
3655
bc614958
PW
3656 sdma_reqs_cnt = _count_sdma_reqs(oh);
3657 for (i = 0; i < sdma_reqs_cnt; i++) {
9ee9fff9
BC
3658 (res + r)->name = (oh->sdma_reqs + i)->name;
3659 (res + r)->start = (oh->sdma_reqs + i)->dma_req;
3660 (res + r)->end = (oh->sdma_reqs + i)->dma_req;
63c85238
PW
3661 (res + r)->flags = IORESOURCE_DMA;
3662 r++;
3663 }
3664
11cd4b94 3665 p = oh->slave_ports.next;
2221b5cd 3666
5d95dde7
PW
3667 i = 0;
3668 while (i < oh->slaves_cnt) {
11cd4b94 3669 os = _fetch_next_ocp_if(&p, &i);
78183f3f 3670 addr_cnt = _count_ocp_if_addr_spaces(os);
63c85238 3671
78183f3f 3672 for (j = 0; j < addr_cnt; j++) {
cd503802 3673 (res + r)->name = (os->addr + j)->name;
63c85238
PW
3674 (res + r)->start = (os->addr + j)->pa_start;
3675 (res + r)->end = (os->addr + j)->pa_end;
3676 (res + r)->flags = IORESOURCE_MEM;
3677 r++;
3678 }
3679 }
3680
3681 return r;
3682}
3683
b82b04e8
VH
3684/**
3685 * omap_hwmod_fill_dma_resources - fill struct resource array with dma data
3686 * @oh: struct omap_hwmod *
3687 * @res: pointer to the array of struct resource to fill
3688 *
3689 * Fill the struct resource array @res with dma resource data from the
3690 * omap_hwmod @oh. Intended to be called by code that registers
3691 * omap_devices. See also omap_hwmod_count_resources(). Returns the
3692 * number of array elements filled.
3693 */
3694int omap_hwmod_fill_dma_resources(struct omap_hwmod *oh, struct resource *res)
3695{
3696 int i, sdma_reqs_cnt;
3697 int r = 0;
3698
3699 sdma_reqs_cnt = _count_sdma_reqs(oh);
3700 for (i = 0; i < sdma_reqs_cnt; i++) {
3701 (res + r)->name = (oh->sdma_reqs + i)->name;
3702 (res + r)->start = (oh->sdma_reqs + i)->dma_req;
3703 (res + r)->end = (oh->sdma_reqs + i)->dma_req;
3704 (res + r)->flags = IORESOURCE_DMA;
3705 r++;
3706 }
3707
3708 return r;
3709}
3710
5e8370f1
PW
3711/**
3712 * omap_hwmod_get_resource_byname - fetch IP block integration data by name
3713 * @oh: struct omap_hwmod * to operate on
3714 * @type: one of the IORESOURCE_* constants from include/linux/ioport.h
3715 * @name: pointer to the name of the data to fetch (optional)
3716 * @rsrc: pointer to a struct resource, allocated by the caller
3717 *
3718 * Retrieve MPU IRQ, SDMA request line, or address space start/end
3719 * data for the IP block pointed to by @oh. The data will be filled
3720 * into a struct resource record pointed to by @rsrc. The struct
3721 * resource must be allocated by the caller. When @name is non-null,
3722 * the data associated with the matching entry in the IRQ/SDMA/address
3723 * space hwmod data arrays will be returned. If @name is null, the
3724 * first array entry will be returned. Data order is not meaningful
3725 * in hwmod data, so callers are strongly encouraged to use a non-null
3726 * @name whenever possible to avoid unpredictable effects if hwmod
3727 * data is later added that causes data ordering to change. This
3728 * function is only intended for use by OMAP core code. Device
3729 * drivers should not call this function - the appropriate bus-related
3730 * data accessor functions should be used instead. Returns 0 upon
3731 * success or a negative error code upon error.
3732 */
3733int omap_hwmod_get_resource_byname(struct omap_hwmod *oh, unsigned int type,
3734 const char *name, struct resource *rsrc)
3735{
3736 int r;
3737 unsigned int irq, dma;
3738 u32 pa_start, pa_end;
3739
3740 if (!oh || !rsrc)
3741 return -EINVAL;
3742
3743 if (type == IORESOURCE_IRQ) {
3744 r = _get_mpu_irq_by_name(oh, name, &irq);
3745 if (r)
3746 return r;
3747
3748 rsrc->start = irq;
3749 rsrc->end = irq;
3750 } else if (type == IORESOURCE_DMA) {
3751 r = _get_sdma_req_by_name(oh, name, &dma);
3752 if (r)
3753 return r;
3754
3755 rsrc->start = dma;
3756 rsrc->end = dma;
3757 } else if (type == IORESOURCE_MEM) {
3758 r = _get_addr_space_by_name(oh, name, &pa_start, &pa_end);
3759 if (r)
3760 return r;
3761
3762 rsrc->start = pa_start;
3763 rsrc->end = pa_end;
3764 } else {
3765 return -EINVAL;
3766 }
3767
3768 rsrc->flags = type;
3769 rsrc->name = name;
3770
3771 return 0;
3772}
3773
63c85238
PW
3774/**
3775 * omap_hwmod_get_pwrdm - return pointer to this module's main powerdomain
3776 * @oh: struct omap_hwmod *
3777 *
3778 * Return the powerdomain pointer associated with the OMAP module
3779 * @oh's main clock. If @oh does not have a main clk, return the
3780 * powerdomain associated with the interface clock associated with the
3781 * module's MPU port. (XXX Perhaps this should use the SDMA port
3782 * instead?) Returns NULL on error, or a struct powerdomain * on
3783 * success.
3784 */
3785struct powerdomain *omap_hwmod_get_pwrdm(struct omap_hwmod *oh)
3786{
3787 struct clk *c;
2d6141ba 3788 struct omap_hwmod_ocp_if *oi;
f5dd3bb5 3789 struct clockdomain *clkdm;
f5dd3bb5 3790 struct clk_hw_omap *clk;
63c85238
PW
3791
3792 if (!oh)
3793 return NULL;
3794
f5dd3bb5
RN
3795 if (oh->clkdm)
3796 return oh->clkdm->pwrdm.ptr;
3797
63c85238
PW
3798 if (oh->_clk) {
3799 c = oh->_clk;
3800 } else {
2d6141ba
PW
3801 oi = _find_mpu_rt_port(oh);
3802 if (!oi)
63c85238 3803 return NULL;
2d6141ba 3804 c = oi->_clk;
63c85238
PW
3805 }
3806
f5dd3bb5
RN
3807 clk = to_clk_hw_omap(__clk_get_hw(c));
3808 clkdm = clk->clkdm;
f5dd3bb5 3809 if (!clkdm)
d5647c18
TG
3810 return NULL;
3811
f5dd3bb5 3812 return clkdm->pwrdm.ptr;
63c85238
PW
3813}
3814
db2a60bf
PW
3815/**
3816 * omap_hwmod_get_mpu_rt_va - return the module's base address (for the MPU)
3817 * @oh: struct omap_hwmod *
3818 *
3819 * Returns the virtual address corresponding to the beginning of the
3820 * module's register target, in the address range that is intended to
3821 * be used by the MPU. Returns the virtual address upon success or NULL
3822 * upon error.
3823 */
3824void __iomem *omap_hwmod_get_mpu_rt_va(struct omap_hwmod *oh)
3825{
3826 if (!oh)
3827 return NULL;
3828
3829 if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
3830 return NULL;
3831
3832 if (oh->_state == _HWMOD_STATE_UNKNOWN)
3833 return NULL;
3834
3835 return oh->_mpu_rt_va;
3836}
3837
63c85238
PW
3838/**
3839 * omap_hwmod_add_initiator_dep - add sleepdep from @init_oh to @oh
3840 * @oh: struct omap_hwmod *
3841 * @init_oh: struct omap_hwmod * (initiator)
3842 *
3843 * Add a sleep dependency between the initiator @init_oh and @oh.
3844 * Intended to be called by DSP/Bridge code via platform_data for the
3845 * DSP case; and by the DMA code in the sDMA case. DMA code, *Bridge
3846 * code needs to add/del initiator dependencies dynamically
3847 * before/after accessing a device. Returns the return value from
3848 * _add_initiator_dep().
3849 *
3850 * XXX Keep a usecount in the clockdomain code
3851 */
3852int omap_hwmod_add_initiator_dep(struct omap_hwmod *oh,
3853 struct omap_hwmod *init_oh)
3854{
3855 return _add_initiator_dep(oh, init_oh);
3856}
3857
3858/*
3859 * XXX what about functions for drivers to save/restore ocp_sysconfig
3860 * for context save/restore operations?
3861 */
3862
3863/**
3864 * omap_hwmod_del_initiator_dep - remove sleepdep from @init_oh to @oh
3865 * @oh: struct omap_hwmod *
3866 * @init_oh: struct omap_hwmod * (initiator)
3867 *
3868 * Remove a sleep dependency between the initiator @init_oh and @oh.
3869 * Intended to be called by DSP/Bridge code via platform_data for the
3870 * DSP case; and by the DMA code in the sDMA case. DMA code, *Bridge
3871 * code needs to add/del initiator dependencies dynamically
3872 * before/after accessing a device. Returns the return value from
3873 * _del_initiator_dep().
3874 *
3875 * XXX Keep a usecount in the clockdomain code
3876 */
3877int omap_hwmod_del_initiator_dep(struct omap_hwmod *oh,
3878 struct omap_hwmod *init_oh)
3879{
3880 return _del_initiator_dep(oh, init_oh);
3881}
3882
63c85238
PW
3883/**
3884 * omap_hwmod_enable_wakeup - allow device to wake up the system
3885 * @oh: struct omap_hwmod *
3886 *
3887 * Sets the module OCP socket ENAWAKEUP bit to allow the module to
2a1cc144
G
3888 * send wakeups to the PRCM, and enable I/O ring wakeup events for
3889 * this IP block if it has dynamic mux entries. Eventually this
3890 * should set PRCM wakeup registers to cause the PRCM to receive
3891 * wakeup events from the module. Does not set any wakeup routing
3892 * registers beyond this point - if the module is to wake up any other
3893 * module or subsystem, that must be set separately. Called by
3894 * omap_device code. Returns -EINVAL on error or 0 upon success.
63c85238
PW
3895 */
3896int omap_hwmod_enable_wakeup(struct omap_hwmod *oh)
3897{
dc6d1cda 3898 unsigned long flags;
5a7ddcbd 3899 u32 v;
dc6d1cda 3900
dc6d1cda 3901 spin_lock_irqsave(&oh->_lock, flags);
2a1cc144
G
3902
3903 if (oh->class->sysc &&
3904 (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
3905 v = oh->_sysc_cache;
3906 _enable_wakeup(oh, &v);
3907 _write_sysconfig(v, oh);
3908 }
3909
eceec009 3910 _set_idle_ioring_wakeup(oh, true);
dc6d1cda 3911 spin_unlock_irqrestore(&oh->_lock, flags);
63c85238
PW
3912
3913 return 0;
3914}
3915
3916/**
3917 * omap_hwmod_disable_wakeup - prevent device from waking the system
3918 * @oh: struct omap_hwmod *
3919 *
3920 * Clears the module OCP socket ENAWAKEUP bit to prevent the module
2a1cc144
G
3921 * from sending wakeups to the PRCM, and disable I/O ring wakeup
3922 * events for this IP block if it has dynamic mux entries. Eventually
3923 * this should clear PRCM wakeup registers to cause the PRCM to ignore
3924 * wakeup events from the module. Does not set any wakeup routing
3925 * registers beyond this point - if the module is to wake up any other
3926 * module or subsystem, that must be set separately. Called by
3927 * omap_device code. Returns -EINVAL on error or 0 upon success.
63c85238
PW
3928 */
3929int omap_hwmod_disable_wakeup(struct omap_hwmod *oh)
3930{
dc6d1cda 3931 unsigned long flags;
5a7ddcbd 3932 u32 v;
dc6d1cda 3933
dc6d1cda 3934 spin_lock_irqsave(&oh->_lock, flags);
2a1cc144
G
3935
3936 if (oh->class->sysc &&
3937 (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
3938 v = oh->_sysc_cache;
3939 _disable_wakeup(oh, &v);
3940 _write_sysconfig(v, oh);
3941 }
3942
eceec009 3943 _set_idle_ioring_wakeup(oh, false);
dc6d1cda 3944 spin_unlock_irqrestore(&oh->_lock, flags);
63c85238
PW
3945
3946 return 0;
3947}
43b40992 3948
aee48e3c
PW
3949/**
3950 * omap_hwmod_assert_hardreset - assert the HW reset line of submodules
3951 * contained in the hwmod module.
3952 * @oh: struct omap_hwmod *
3953 * @name: name of the reset line to lookup and assert
3954 *
3955 * Some IP like dsp, ipu or iva contain processor that require
3956 * an HW reset line to be assert / deassert in order to enable fully
3957 * the IP. Returns -EINVAL if @oh is null or if the operation is not
3958 * yet supported on this OMAP; otherwise, passes along the return value
3959 * from _assert_hardreset().
3960 */
3961int omap_hwmod_assert_hardreset(struct omap_hwmod *oh, const char *name)
3962{
3963 int ret;
dc6d1cda 3964 unsigned long flags;
aee48e3c
PW
3965
3966 if (!oh)
3967 return -EINVAL;
3968
dc6d1cda 3969 spin_lock_irqsave(&oh->_lock, flags);
aee48e3c 3970 ret = _assert_hardreset(oh, name);
dc6d1cda 3971 spin_unlock_irqrestore(&oh->_lock, flags);
aee48e3c
PW
3972
3973 return ret;
3974}
3975
3976/**
3977 * omap_hwmod_deassert_hardreset - deassert the HW reset line of submodules
3978 * contained in the hwmod module.
3979 * @oh: struct omap_hwmod *
3980 * @name: name of the reset line to look up and deassert
3981 *
3982 * Some IP like dsp, ipu or iva contain processor that require
3983 * an HW reset line to be assert / deassert in order to enable fully
3984 * the IP. Returns -EINVAL if @oh is null or if the operation is not
3985 * yet supported on this OMAP; otherwise, passes along the return value
3986 * from _deassert_hardreset().
3987 */
3988int omap_hwmod_deassert_hardreset(struct omap_hwmod *oh, const char *name)
3989{
3990 int ret;
dc6d1cda 3991 unsigned long flags;
aee48e3c
PW
3992
3993 if (!oh)
3994 return -EINVAL;
3995
dc6d1cda 3996 spin_lock_irqsave(&oh->_lock, flags);
aee48e3c 3997 ret = _deassert_hardreset(oh, name);
dc6d1cda 3998 spin_unlock_irqrestore(&oh->_lock, flags);
aee48e3c
PW
3999
4000 return ret;
4001}
4002
4003/**
4004 * omap_hwmod_read_hardreset - read the HW reset line state of submodules
4005 * contained in the hwmod module
4006 * @oh: struct omap_hwmod *
4007 * @name: name of the reset line to look up and read
4008 *
4009 * Return the current state of the hwmod @oh's reset line named @name:
4010 * returns -EINVAL upon parameter error or if this operation
4011 * is unsupported on the current OMAP; otherwise, passes along the return
4012 * value from _read_hardreset().
4013 */
4014int omap_hwmod_read_hardreset(struct omap_hwmod *oh, const char *name)
4015{
4016 int ret;
dc6d1cda 4017 unsigned long flags;
aee48e3c
PW
4018
4019 if (!oh)
4020 return -EINVAL;
4021
dc6d1cda 4022 spin_lock_irqsave(&oh->_lock, flags);
aee48e3c 4023 ret = _read_hardreset(oh, name);
dc6d1cda 4024 spin_unlock_irqrestore(&oh->_lock, flags);
aee48e3c
PW
4025
4026 return ret;
4027}
4028
4029
43b40992
PW
4030/**
4031 * omap_hwmod_for_each_by_class - call @fn for each hwmod of class @classname
4032 * @classname: struct omap_hwmod_class name to search for
4033 * @fn: callback function pointer to call for each hwmod in class @classname
4034 * @user: arbitrary context data to pass to the callback function
4035 *
ce35b244
BC
4036 * For each omap_hwmod of class @classname, call @fn.
4037 * If the callback function returns something other than
43b40992
PW
4038 * zero, the iterator is terminated, and the callback function's return
4039 * value is passed back to the caller. Returns 0 upon success, -EINVAL
4040 * if @classname or @fn are NULL, or passes back the error code from @fn.
4041 */
4042int omap_hwmod_for_each_by_class(const char *classname,
4043 int (*fn)(struct omap_hwmod *oh,
4044 void *user),
4045 void *user)
4046{
4047 struct omap_hwmod *temp_oh;
4048 int ret = 0;
4049
4050 if (!classname || !fn)
4051 return -EINVAL;
4052
4053 pr_debug("omap_hwmod: %s: looking for modules of class %s\n",
4054 __func__, classname);
4055
43b40992
PW
4056 list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
4057 if (!strcmp(temp_oh->class->name, classname)) {
4058 pr_debug("omap_hwmod: %s: %s: calling callback fn\n",
4059 __func__, temp_oh->name);
4060 ret = (*fn)(temp_oh, user);
4061 if (ret)
4062 break;
4063 }
4064 }
4065
43b40992
PW
4066 if (ret)
4067 pr_debug("omap_hwmod: %s: iterator terminated early: %d\n",
4068 __func__, ret);
4069
4070 return ret;
4071}
4072
2092e5cc
PW
4073/**
4074 * omap_hwmod_set_postsetup_state - set the post-_setup() state for this hwmod
4075 * @oh: struct omap_hwmod *
4076 * @state: state that _setup() should leave the hwmod in
4077 *
550c8092 4078 * Sets the hwmod state that @oh will enter at the end of _setup()
64813c3f
PW
4079 * (called by omap_hwmod_setup_*()). See also the documentation
4080 * for _setup_postsetup(), above. Returns 0 upon success or
4081 * -EINVAL if there is a problem with the arguments or if the hwmod is
4082 * in the wrong state.
2092e5cc
PW
4083 */
4084int omap_hwmod_set_postsetup_state(struct omap_hwmod *oh, u8 state)
4085{
4086 int ret;
dc6d1cda 4087 unsigned long flags;
2092e5cc
PW
4088
4089 if (!oh)
4090 return -EINVAL;
4091
4092 if (state != _HWMOD_STATE_DISABLED &&
4093 state != _HWMOD_STATE_ENABLED &&
4094 state != _HWMOD_STATE_IDLE)
4095 return -EINVAL;
4096
dc6d1cda 4097 spin_lock_irqsave(&oh->_lock, flags);
2092e5cc
PW
4098
4099 if (oh->_state != _HWMOD_STATE_REGISTERED) {
4100 ret = -EINVAL;
4101 goto ohsps_unlock;
4102 }
4103
4104 oh->_postsetup_state = state;
4105 ret = 0;
4106
4107ohsps_unlock:
dc6d1cda 4108 spin_unlock_irqrestore(&oh->_lock, flags);
2092e5cc
PW
4109
4110 return ret;
4111}
c80705aa
KH
4112
4113/**
4114 * omap_hwmod_get_context_loss_count - get lost context count
4115 * @oh: struct omap_hwmod *
4116 *
e6d3a8b0
RN
4117 * Returns the context loss count of associated @oh
4118 * upon success, or zero if no context loss data is available.
c80705aa 4119 *
e6d3a8b0
RN
4120 * On OMAP4, this queries the per-hwmod context loss register,
4121 * assuming one exists. If not, or on OMAP2/3, this queries the
4122 * enclosing powerdomain context loss count.
c80705aa 4123 */
fc013873 4124int omap_hwmod_get_context_loss_count(struct omap_hwmod *oh)
c80705aa
KH
4125{
4126 struct powerdomain *pwrdm;
4127 int ret = 0;
4128
e6d3a8b0
RN
4129 if (soc_ops.get_context_lost)
4130 return soc_ops.get_context_lost(oh);
4131
c80705aa
KH
4132 pwrdm = omap_hwmod_get_pwrdm(oh);
4133 if (pwrdm)
4134 ret = pwrdm_get_context_loss_count(pwrdm);
4135
4136 return ret;
4137}
43b01643
PW
4138
4139/**
4140 * omap_hwmod_no_setup_reset - prevent a hwmod from being reset upon setup
4141 * @oh: struct omap_hwmod *
4142 *
4143 * Prevent the hwmod @oh from being reset during the setup process.
4144 * Intended for use by board-*.c files on boards with devices that
4145 * cannot tolerate being reset. Must be called before the hwmod has
4146 * been set up. Returns 0 upon success or negative error code upon
4147 * failure.
4148 */
4149int omap_hwmod_no_setup_reset(struct omap_hwmod *oh)
4150{
4151 if (!oh)
4152 return -EINVAL;
4153
4154 if (oh->_state != _HWMOD_STATE_REGISTERED) {
4155 pr_err("omap_hwmod: %s: cannot prevent setup reset; in wrong state\n",
4156 oh->name);
4157 return -EINVAL;
4158 }
4159
4160 oh->flags |= HWMOD_INIT_NO_RESET;
4161
4162 return 0;
4163}
abc2d545
TK
4164
4165/**
4166 * omap_hwmod_pad_route_irq - route an I/O pad wakeup to a particular MPU IRQ
4167 * @oh: struct omap_hwmod * containing hwmod mux entries
4168 * @pad_idx: array index in oh->mux of the hwmod mux entry to route wakeup
4169 * @irq_idx: the hwmod mpu_irqs array index of the IRQ to trigger on wakeup
4170 *
4171 * When an I/O pad wakeup arrives for the dynamic or wakeup hwmod mux
4172 * entry number @pad_idx for the hwmod @oh, trigger the interrupt
4173 * service routine for the hwmod's mpu_irqs array index @irq_idx. If
4174 * this function is not called for a given pad_idx, then the ISR
4175 * associated with @oh's first MPU IRQ will be triggered when an I/O
4176 * pad wakeup occurs on that pad. Note that @pad_idx is the index of
4177 * the _dynamic or wakeup_ entry: if there are other entries not
4178 * marked with OMAP_DEVICE_PAD_WAKEUP or OMAP_DEVICE_PAD_REMUX, these
4179 * entries are NOT COUNTED in the dynamic pad index. This function
4180 * must be called separately for each pad that requires its interrupt
4181 * to be re-routed this way. Returns -EINVAL if there is an argument
4182 * problem or if @oh does not have hwmod mux entries or MPU IRQs;
4183 * returns -ENOMEM if memory cannot be allocated; or 0 upon success.
4184 *
4185 * XXX This function interface is fragile. Rather than using array
4186 * indexes, which are subject to unpredictable change, it should be
4187 * using hwmod IRQ names, and some other stable key for the hwmod mux
4188 * pad records.
4189 */
4190int omap_hwmod_pad_route_irq(struct omap_hwmod *oh, int pad_idx, int irq_idx)
4191{
4192 int nr_irqs;
4193
4194 might_sleep();
4195
4196 if (!oh || !oh->mux || !oh->mpu_irqs || pad_idx < 0 ||
4197 pad_idx >= oh->mux->nr_pads_dynamic)
4198 return -EINVAL;
4199
4200 /* Check the number of available mpu_irqs */
4201 for (nr_irqs = 0; oh->mpu_irqs[nr_irqs].irq >= 0; nr_irqs++)
4202 ;
4203
4204 if (irq_idx >= nr_irqs)
4205 return -EINVAL;
4206
4207 if (!oh->mux->irqs) {
4208 /* XXX What frees this? */
4209 oh->mux->irqs = kzalloc(sizeof(int) * oh->mux->nr_pads_dynamic,
4210 GFP_KERNEL);
4211 if (!oh->mux->irqs)
4212 return -ENOMEM;
4213 }
4214 oh->mux->irqs[pad_idx] = irq_idx;
4215
4216 return 0;
4217}
9ebfd285
KH
4218
4219/**
4220 * omap_hwmod_init - initialize the hwmod code
4221 *
4222 * Sets up some function pointers needed by the hwmod code to operate on the
4223 * currently-booted SoC. Intended to be called once during kernel init
4224 * before any hwmods are registered. No return value.
4225 */
4226void __init omap_hwmod_init(void)
4227{
ff4ae5d9
PW
4228 if (cpu_is_omap24xx()) {
4229 soc_ops.wait_target_ready = _omap2xxx_wait_target_ready;
4230 soc_ops.assert_hardreset = _omap2_assert_hardreset;
4231 soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
4232 soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
4233 } else if (cpu_is_omap34xx()) {
4234 soc_ops.wait_target_ready = _omap3xxx_wait_target_ready;
b8249cf2
KH
4235 soc_ops.assert_hardreset = _omap2_assert_hardreset;
4236 soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
4237 soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
debcd1f8 4238 } else if (cpu_is_omap44xx() || soc_is_omap54xx() || soc_is_dra7xx()) {
9ebfd285
KH
4239 soc_ops.enable_module = _omap4_enable_module;
4240 soc_ops.disable_module = _omap4_disable_module;
8f6aa8ee 4241 soc_ops.wait_target_ready = _omap4_wait_target_ready;
b8249cf2
KH
4242 soc_ops.assert_hardreset = _omap4_assert_hardreset;
4243 soc_ops.deassert_hardreset = _omap4_deassert_hardreset;
4244 soc_ops.is_hardreset_asserted = _omap4_is_hardreset_asserted;
0a179eaa 4245 soc_ops.init_clkdm = _init_clkdm;
e6d3a8b0
RN
4246 soc_ops.update_context_lost = _omap4_update_context_lost;
4247 soc_ops.get_context_lost = _omap4_get_context_lost;
c8b428a5
AM
4248 } else if (soc_is_am43xx()) {
4249 soc_ops.enable_module = _omap4_enable_module;
4250 soc_ops.disable_module = _omap4_disable_module;
4251 soc_ops.wait_target_ready = _omap4_wait_target_ready;
4252 soc_ops.assert_hardreset = _omap4_assert_hardreset;
4253 soc_ops.deassert_hardreset = _omap4_deassert_hardreset;
4254 soc_ops.is_hardreset_asserted = _omap4_is_hardreset_asserted;
4255 soc_ops.init_clkdm = _init_clkdm;
1688bf19
VH
4256 } else if (soc_is_am33xx()) {
4257 soc_ops.enable_module = _am33xx_enable_module;
4258 soc_ops.disable_module = _am33xx_disable_module;
4259 soc_ops.wait_target_ready = _am33xx_wait_target_ready;
4260 soc_ops.assert_hardreset = _am33xx_assert_hardreset;
4261 soc_ops.deassert_hardreset = _am33xx_deassert_hardreset;
4262 soc_ops.is_hardreset_asserted = _am33xx_is_hardreset_asserted;
4263 soc_ops.init_clkdm = _init_clkdm;
8f6aa8ee
KH
4264 } else {
4265 WARN(1, "omap_hwmod: unknown SoC type\n");
9ebfd285
KH
4266 }
4267
4268 inited = true;
4269}
68c9a95e
TL
4270
4271/**
4272 * omap_hwmod_get_main_clk - get pointer to main clock name
4273 * @oh: struct omap_hwmod *
4274 *
4275 * Returns the main clock name assocated with @oh upon success,
4276 * or NULL if @oh is NULL.
4277 */
4278const char *omap_hwmod_get_main_clk(struct omap_hwmod *oh)
4279{
4280 if (!oh)
4281 return NULL;
4282
4283 return oh->main_clk;
4284}