ARM: OMAP2+: hwmod: Fix sidle programming in _enable_sysc()/_idle_sysc()
[linux-2.6-block.git] / arch / arm / mach-omap2 / omap_hwmod.c
CommitLineData
63c85238
PW
1/*
2 * omap_hwmod implementation for OMAP2/3/4
3 *
550c8092 4 * Copyright (C) 2009-2011 Nokia Corporation
30e105c0 5 * Copyright (C) 2011-2012 Texas Instruments, Inc.
63c85238 6 *
4788da26
PW
7 * Paul Walmsley, BenoƮt Cousson, Kevin Hilman
8 *
9 * Created in collaboration with (alphabetical order): Thara Gopinath,
10 * Tony Lindgren, Rajendra Nayak, Vikram Pandita, Sakari Poussa, Anand
11 * Sawant, Santosh Shilimkar, Richard Woodruff
63c85238
PW
12 *
13 * This program is free software; you can redistribute it and/or modify
14 * it under the terms of the GNU General Public License version 2 as
15 * published by the Free Software Foundation.
16 *
74ff3a68
PW
17 * Introduction
18 * ------------
19 * One way to view an OMAP SoC is as a collection of largely unrelated
20 * IP blocks connected by interconnects. The IP blocks include
21 * devices such as ARM processors, audio serial interfaces, UARTs,
22 * etc. Some of these devices, like the DSP, are created by TI;
23 * others, like the SGX, largely originate from external vendors. In
24 * TI's documentation, on-chip devices are referred to as "OMAP
25 * modules." Some of these IP blocks are identical across several
26 * OMAP versions. Others are revised frequently.
63c85238 27 *
74ff3a68
PW
28 * These OMAP modules are tied together by various interconnects.
29 * Most of the address and data flow between modules is via OCP-based
30 * interconnects such as the L3 and L4 buses; but there are other
31 * interconnects that distribute the hardware clock tree, handle idle
32 * and reset signaling, supply power, and connect the modules to
33 * various pads or balls on the OMAP package.
34 *
35 * OMAP hwmod provides a consistent way to describe the on-chip
36 * hardware blocks and their integration into the rest of the chip.
37 * This description can be automatically generated from the TI
38 * hardware database. OMAP hwmod provides a standard, consistent API
39 * to reset, enable, idle, and disable these hardware blocks. And
40 * hwmod provides a way for other core code, such as the Linux device
41 * code or the OMAP power management and address space mapping code,
42 * to query the hardware database.
43 *
44 * Using hwmod
45 * -----------
46 * Drivers won't call hwmod functions directly. That is done by the
47 * omap_device code, and in rare occasions, by custom integration code
48 * in arch/arm/ *omap*. The omap_device code includes functions to
49 * build a struct platform_device using omap_hwmod data, and that is
50 * currently how hwmod data is communicated to drivers and to the
51 * Linux driver model. Most drivers will call omap_hwmod functions only
52 * indirectly, via pm_runtime*() functions.
53 *
54 * From a layering perspective, here is where the OMAP hwmod code
55 * fits into the kernel software stack:
56 *
57 * +-------------------------------+
58 * | Device driver code |
59 * | (e.g., drivers/) |
60 * +-------------------------------+
61 * | Linux driver model |
62 * | (platform_device / |
63 * | platform_driver data/code) |
64 * +-------------------------------+
65 * | OMAP core-driver integration |
66 * |(arch/arm/mach-omap2/devices.c)|
67 * +-------------------------------+
68 * | omap_device code |
69 * | (../plat-omap/omap_device.c) |
70 * +-------------------------------+
71 * ----> | omap_hwmod code/data | <-----
72 * | (../mach-omap2/omap_hwmod*) |
73 * +-------------------------------+
74 * | OMAP clock/PRCM/register fns |
75 * | (__raw_{read,write}l, clk*) |
76 * +-------------------------------+
77 *
78 * Device drivers should not contain any OMAP-specific code or data in
79 * them. They should only contain code to operate the IP block that
80 * the driver is responsible for. This is because these IP blocks can
81 * also appear in other SoCs, either from TI (such as DaVinci) or from
82 * other manufacturers; and drivers should be reusable across other
83 * platforms.
84 *
85 * The OMAP hwmod code also will attempt to reset and idle all on-chip
86 * devices upon boot. The goal here is for the kernel to be
87 * completely self-reliant and independent from bootloaders. This is
88 * to ensure a repeatable configuration, both to ensure consistent
89 * runtime behavior, and to make it easier for others to reproduce
90 * bugs.
91 *
92 * OMAP module activity states
93 * ---------------------------
94 * The hwmod code considers modules to be in one of several activity
95 * states. IP blocks start out in an UNKNOWN state, then once they
96 * are registered via the hwmod code, proceed to the REGISTERED state.
97 * Once their clock names are resolved to clock pointers, the module
98 * enters the CLKS_INITED state; and finally, once the module has been
99 * reset and the integration registers programmed, the INITIALIZED state
100 * is entered. The hwmod code will then place the module into either
101 * the IDLE state to save power, or in the case of a critical system
102 * module, the ENABLED state.
103 *
104 * OMAP core integration code can then call omap_hwmod*() functions
105 * directly to move the module between the IDLE, ENABLED, and DISABLED
106 * states, as needed. This is done during both the PM idle loop, and
107 * in the OMAP core integration code's implementation of the PM runtime
108 * functions.
109 *
110 * References
111 * ----------
112 * This is a partial list.
63c85238
PW
113 * - OMAP2420 Multimedia Processor Silicon Revision 2.1.1, 2.2 (SWPU064)
114 * - OMAP2430 Multimedia Device POP Silicon Revision 2.1 (SWPU090)
115 * - OMAP34xx Multimedia Device Silicon Revision 3.1 (SWPU108)
116 * - OMAP4430 Multimedia Device Silicon Revision 1.0 (SWPU140)
117 * - Open Core Protocol Specification 2.2
118 *
119 * To do:
63c85238
PW
120 * - handle IO mapping
121 * - bus throughput & module latency measurement code
122 *
123 * XXX add tests at the beginning of each function to ensure the hwmod is
124 * in the appropriate state
125 * XXX error return values should be checked to ensure that they are
126 * appropriate
127 */
128#undef DEBUG
129
130#include <linux/kernel.h>
131#include <linux/errno.h>
132#include <linux/io.h>
f5dd3bb5 133#include <linux/clk-provider.h>
63c85238
PW
134#include <linux/delay.h>
135#include <linux/err.h>
136#include <linux/list.h>
137#include <linux/mutex.h>
dc6d1cda 138#include <linux/spinlock.h>
abc2d545 139#include <linux/slab.h>
2221b5cd 140#include <linux/bootmem.h>
f7b861b7 141#include <linux/cpu.h>
079abade
SS
142#include <linux/of.h>
143#include <linux/of_address.h>
63c85238 144
fa200222
PW
145#include <asm/system_misc.h>
146
a135eaae 147#include "clock.h"
2a296c8f 148#include "omap_hwmod.h"
63c85238 149
dbc04161
TL
150#include "soc.h"
151#include "common.h"
152#include "clockdomain.h"
153#include "powerdomain.h"
ff4ae5d9
PW
154#include "cm2xxx.h"
155#include "cm3xxx.h"
d0f0631d 156#include "cminst44xx.h"
1688bf19 157#include "cm33xx.h"
b13159af 158#include "prm.h"
139563ad 159#include "prm3xxx.h"
d198b514 160#include "prm44xx.h"
1688bf19 161#include "prm33xx.h"
eaac329d 162#include "prminst44xx.h"
8d9af88f 163#include "mux.h"
5165882a 164#include "pm.h"
63c85238 165
63c85238 166/* Name of the OMAP hwmod for the MPU */
5c2c0296 167#define MPU_INITIATOR_NAME "mpu"
63c85238 168
2221b5cd
PW
169/*
170 * Number of struct omap_hwmod_link records per struct
171 * omap_hwmod_ocp_if record (master->slave and slave->master)
172 */
173#define LINKS_PER_OCP_IF 2
174
9ebfd285
KH
175/**
176 * struct omap_hwmod_soc_ops - fn ptrs for some SoC-specific operations
177 * @enable_module: function to enable a module (via MODULEMODE)
178 * @disable_module: function to disable a module (via MODULEMODE)
179 *
180 * XXX Eventually this functionality will be hidden inside the PRM/CM
181 * device drivers. Until then, this should avoid huge blocks of cpu_is_*()
182 * conditionals in this code.
183 */
184struct omap_hwmod_soc_ops {
185 void (*enable_module)(struct omap_hwmod *oh);
186 int (*disable_module)(struct omap_hwmod *oh);
8f6aa8ee 187 int (*wait_target_ready)(struct omap_hwmod *oh);
b8249cf2
KH
188 int (*assert_hardreset)(struct omap_hwmod *oh,
189 struct omap_hwmod_rst_info *ohri);
190 int (*deassert_hardreset)(struct omap_hwmod *oh,
191 struct omap_hwmod_rst_info *ohri);
192 int (*is_hardreset_asserted)(struct omap_hwmod *oh,
193 struct omap_hwmod_rst_info *ohri);
0a179eaa 194 int (*init_clkdm)(struct omap_hwmod *oh);
e6d3a8b0
RN
195 void (*update_context_lost)(struct omap_hwmod *oh);
196 int (*get_context_lost)(struct omap_hwmod *oh);
9ebfd285
KH
197};
198
199/* soc_ops: adapts the omap_hwmod code to the currently-booted SoC */
200static struct omap_hwmod_soc_ops soc_ops;
201
63c85238
PW
202/* omap_hwmod_list contains all registered struct omap_hwmods */
203static LIST_HEAD(omap_hwmod_list);
204
63c85238
PW
205/* mpu_oh: used to add/remove MPU initiator from sleepdep list */
206static struct omap_hwmod *mpu_oh;
207
5165882a
VB
208/* io_chain_lock: used to serialize reconfigurations of the I/O chain */
209static DEFINE_SPINLOCK(io_chain_lock);
210
2221b5cd
PW
211/*
212 * linkspace: ptr to a buffer that struct omap_hwmod_link records are
213 * allocated from - used to reduce the number of small memory
214 * allocations, which has a significant impact on performance
215 */
216static struct omap_hwmod_link *linkspace;
217
218/*
219 * free_ls, max_ls: array indexes into linkspace; representing the
220 * next free struct omap_hwmod_link index, and the maximum number of
221 * struct omap_hwmod_link records allocated (respectively)
222 */
223static unsigned short free_ls, max_ls, ls_supp;
63c85238 224
9ebfd285
KH
225/* inited: set to true once the hwmod code is initialized */
226static bool inited;
227
63c85238
PW
228/* Private functions */
229
5d95dde7 230/**
11cd4b94 231 * _fetch_next_ocp_if - return the next OCP interface in a list
2221b5cd 232 * @p: ptr to a ptr to the list_head inside the ocp_if to return
11cd4b94
PW
233 * @i: pointer to the index of the element pointed to by @p in the list
234 *
235 * Return a pointer to the struct omap_hwmod_ocp_if record
236 * containing the struct list_head pointed to by @p, and increment
237 * @p such that a future call to this routine will return the next
238 * record.
5d95dde7
PW
239 */
240static struct omap_hwmod_ocp_if *_fetch_next_ocp_if(struct list_head **p,
5d95dde7
PW
241 int *i)
242{
243 struct omap_hwmod_ocp_if *oi;
244
11cd4b94
PW
245 oi = list_entry(*p, struct omap_hwmod_link, node)->ocp_if;
246 *p = (*p)->next;
2221b5cd 247
5d95dde7
PW
248 *i = *i + 1;
249
250 return oi;
251}
252
63c85238
PW
253/**
254 * _update_sysc_cache - return the module OCP_SYSCONFIG register, keep copy
255 * @oh: struct omap_hwmod *
256 *
257 * Load the current value of the hwmod OCP_SYSCONFIG register into the
258 * struct omap_hwmod for later use. Returns -EINVAL if the hwmod has no
259 * OCP_SYSCONFIG register or 0 upon success.
260 */
261static int _update_sysc_cache(struct omap_hwmod *oh)
262{
43b40992
PW
263 if (!oh->class->sysc) {
264 WARN(1, "omap_hwmod: %s: cannot read OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
63c85238
PW
265 return -EINVAL;
266 }
267
268 /* XXX ensure module interface clock is up */
269
cc7a1d2a 270 oh->_sysc_cache = omap_hwmod_read(oh, oh->class->sysc->sysc_offs);
63c85238 271
43b40992 272 if (!(oh->class->sysc->sysc_flags & SYSC_NO_CACHE))
883edfdd 273 oh->_int_flags |= _HWMOD_SYSCONFIG_LOADED;
63c85238
PW
274
275 return 0;
276}
277
278/**
279 * _write_sysconfig - write a value to the module's OCP_SYSCONFIG register
280 * @v: OCP_SYSCONFIG value to write
281 * @oh: struct omap_hwmod *
282 *
43b40992
PW
283 * Write @v into the module class' OCP_SYSCONFIG register, if it has
284 * one. No return value.
63c85238
PW
285 */
286static void _write_sysconfig(u32 v, struct omap_hwmod *oh)
287{
43b40992
PW
288 if (!oh->class->sysc) {
289 WARN(1, "omap_hwmod: %s: cannot write OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
63c85238
PW
290 return;
291 }
292
293 /* XXX ensure module interface clock is up */
294
233cbe5b
RN
295 /* Module might have lost context, always update cache and register */
296 oh->_sysc_cache = v;
297 omap_hwmod_write(v, oh, oh->class->sysc->sysc_offs);
63c85238
PW
298}
299
300/**
301 * _set_master_standbymode: set the OCP_SYSCONFIG MIDLEMODE field in @v
302 * @oh: struct omap_hwmod *
303 * @standbymode: MIDLEMODE field bits
304 * @v: pointer to register contents to modify
305 *
306 * Update the master standby mode bits in @v to be @standbymode for
307 * the @oh hwmod. Does not write to the hardware. Returns -EINVAL
308 * upon error or 0 upon success.
309 */
310static int _set_master_standbymode(struct omap_hwmod *oh, u8 standbymode,
311 u32 *v)
312{
358f0e63
TG
313 u32 mstandby_mask;
314 u8 mstandby_shift;
315
43b40992
PW
316 if (!oh->class->sysc ||
317 !(oh->class->sysc->sysc_flags & SYSC_HAS_MIDLEMODE))
63c85238
PW
318 return -EINVAL;
319
43b40992
PW
320 if (!oh->class->sysc->sysc_fields) {
321 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
358f0e63
TG
322 return -EINVAL;
323 }
324
43b40992 325 mstandby_shift = oh->class->sysc->sysc_fields->midle_shift;
358f0e63
TG
326 mstandby_mask = (0x3 << mstandby_shift);
327
328 *v &= ~mstandby_mask;
329 *v |= __ffs(standbymode) << mstandby_shift;
63c85238
PW
330
331 return 0;
332}
333
334/**
335 * _set_slave_idlemode: set the OCP_SYSCONFIG SIDLEMODE field in @v
336 * @oh: struct omap_hwmod *
337 * @idlemode: SIDLEMODE field bits
338 * @v: pointer to register contents to modify
339 *
340 * Update the slave idle mode bits in @v to be @idlemode for the @oh
341 * hwmod. Does not write to the hardware. Returns -EINVAL upon error
342 * or 0 upon success.
343 */
344static int _set_slave_idlemode(struct omap_hwmod *oh, u8 idlemode, u32 *v)
345{
358f0e63
TG
346 u32 sidle_mask;
347 u8 sidle_shift;
348
43b40992
PW
349 if (!oh->class->sysc ||
350 !(oh->class->sysc->sysc_flags & SYSC_HAS_SIDLEMODE))
63c85238
PW
351 return -EINVAL;
352
43b40992
PW
353 if (!oh->class->sysc->sysc_fields) {
354 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
358f0e63
TG
355 return -EINVAL;
356 }
357
43b40992 358 sidle_shift = oh->class->sysc->sysc_fields->sidle_shift;
358f0e63
TG
359 sidle_mask = (0x3 << sidle_shift);
360
361 *v &= ~sidle_mask;
362 *v |= __ffs(idlemode) << sidle_shift;
63c85238
PW
363
364 return 0;
365}
366
367/**
368 * _set_clockactivity: set OCP_SYSCONFIG.CLOCKACTIVITY bits in @v
369 * @oh: struct omap_hwmod *
370 * @clockact: CLOCKACTIVITY field bits
371 * @v: pointer to register contents to modify
372 *
373 * Update the clockactivity mode bits in @v to be @clockact for the
374 * @oh hwmod. Used for additional powersaving on some modules. Does
375 * not write to the hardware. Returns -EINVAL upon error or 0 upon
376 * success.
377 */
378static int _set_clockactivity(struct omap_hwmod *oh, u8 clockact, u32 *v)
379{
358f0e63
TG
380 u32 clkact_mask;
381 u8 clkact_shift;
382
43b40992
PW
383 if (!oh->class->sysc ||
384 !(oh->class->sysc->sysc_flags & SYSC_HAS_CLOCKACTIVITY))
63c85238
PW
385 return -EINVAL;
386
43b40992
PW
387 if (!oh->class->sysc->sysc_fields) {
388 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
358f0e63
TG
389 return -EINVAL;
390 }
391
43b40992 392 clkact_shift = oh->class->sysc->sysc_fields->clkact_shift;
358f0e63
TG
393 clkact_mask = (0x3 << clkact_shift);
394
395 *v &= ~clkact_mask;
396 *v |= clockact << clkact_shift;
63c85238
PW
397
398 return 0;
399}
400
401/**
402 * _set_softreset: set OCP_SYSCONFIG.CLOCKACTIVITY bits in @v
403 * @oh: struct omap_hwmod *
404 * @v: pointer to register contents to modify
405 *
406 * Set the SOFTRESET bit in @v for hwmod @oh. Returns -EINVAL upon
407 * error or 0 upon success.
408 */
409static int _set_softreset(struct omap_hwmod *oh, u32 *v)
410{
358f0e63
TG
411 u32 softrst_mask;
412
43b40992
PW
413 if (!oh->class->sysc ||
414 !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
63c85238
PW
415 return -EINVAL;
416
43b40992
PW
417 if (!oh->class->sysc->sysc_fields) {
418 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
358f0e63
TG
419 return -EINVAL;
420 }
421
43b40992 422 softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);
358f0e63
TG
423
424 *v |= softrst_mask;
63c85238
PW
425
426 return 0;
427}
428
613ad0e9
TK
429/**
430 * _wait_softreset_complete - wait for an OCP softreset to complete
431 * @oh: struct omap_hwmod * to wait on
432 *
433 * Wait until the IP block represented by @oh reports that its OCP
434 * softreset is complete. This can be triggered by software (see
435 * _ocp_softreset()) or by hardware upon returning from off-mode (one
436 * example is HSMMC). Waits for up to MAX_MODULE_SOFTRESET_WAIT
437 * microseconds. Returns the number of microseconds waited.
438 */
439static int _wait_softreset_complete(struct omap_hwmod *oh)
440{
441 struct omap_hwmod_class_sysconfig *sysc;
442 u32 softrst_mask;
443 int c = 0;
444
445 sysc = oh->class->sysc;
446
447 if (sysc->sysc_flags & SYSS_HAS_RESET_STATUS)
448 omap_test_timeout((omap_hwmod_read(oh, sysc->syss_offs)
449 & SYSS_RESETDONE_MASK),
450 MAX_MODULE_SOFTRESET_WAIT, c);
451 else if (sysc->sysc_flags & SYSC_HAS_RESET_STATUS) {
452 softrst_mask = (0x1 << sysc->sysc_fields->srst_shift);
453 omap_test_timeout(!(omap_hwmod_read(oh, sysc->sysc_offs)
454 & softrst_mask),
455 MAX_MODULE_SOFTRESET_WAIT, c);
456 }
457
458 return c;
459}
460
6668546f
KVA
461/**
462 * _set_dmadisable: set OCP_SYSCONFIG.DMADISABLE bit in @v
463 * @oh: struct omap_hwmod *
464 *
465 * The DMADISABLE bit is a semi-automatic bit present in sysconfig register
466 * of some modules. When the DMA must perform read/write accesses, the
467 * DMADISABLE bit is cleared by the hardware. But when the DMA must stop
468 * for power management, software must set the DMADISABLE bit back to 1.
469 *
470 * Set the DMADISABLE bit in @v for hwmod @oh. Returns -EINVAL upon
471 * error or 0 upon success.
472 */
473static int _set_dmadisable(struct omap_hwmod *oh)
474{
475 u32 v;
476 u32 dmadisable_mask;
477
478 if (!oh->class->sysc ||
479 !(oh->class->sysc->sysc_flags & SYSC_HAS_DMADISABLE))
480 return -EINVAL;
481
482 if (!oh->class->sysc->sysc_fields) {
483 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
484 return -EINVAL;
485 }
486
487 /* clocks must be on for this operation */
488 if (oh->_state != _HWMOD_STATE_ENABLED) {
489 pr_warn("omap_hwmod: %s: dma can be disabled only from enabled state\n", oh->name);
490 return -EINVAL;
491 }
492
493 pr_debug("omap_hwmod: %s: setting DMADISABLE\n", oh->name);
494
495 v = oh->_sysc_cache;
496 dmadisable_mask =
497 (0x1 << oh->class->sysc->sysc_fields->dmadisable_shift);
498 v |= dmadisable_mask;
499 _write_sysconfig(v, oh);
500
501 return 0;
502}
503
726072e5
PW
504/**
505 * _set_module_autoidle: set the OCP_SYSCONFIG AUTOIDLE field in @v
506 * @oh: struct omap_hwmod *
507 * @autoidle: desired AUTOIDLE bitfield value (0 or 1)
508 * @v: pointer to register contents to modify
509 *
510 * Update the module autoidle bit in @v to be @autoidle for the @oh
511 * hwmod. The autoidle bit controls whether the module can gate
512 * internal clocks automatically when it isn't doing anything; the
513 * exact function of this bit varies on a per-module basis. This
514 * function does not write to the hardware. Returns -EINVAL upon
515 * error or 0 upon success.
516 */
517static int _set_module_autoidle(struct omap_hwmod *oh, u8 autoidle,
518 u32 *v)
519{
358f0e63
TG
520 u32 autoidle_mask;
521 u8 autoidle_shift;
522
43b40992
PW
523 if (!oh->class->sysc ||
524 !(oh->class->sysc->sysc_flags & SYSC_HAS_AUTOIDLE))
726072e5
PW
525 return -EINVAL;
526
43b40992
PW
527 if (!oh->class->sysc->sysc_fields) {
528 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
358f0e63
TG
529 return -EINVAL;
530 }
531
43b40992 532 autoidle_shift = oh->class->sysc->sysc_fields->autoidle_shift;
8985b63d 533 autoidle_mask = (0x1 << autoidle_shift);
358f0e63
TG
534
535 *v &= ~autoidle_mask;
536 *v |= autoidle << autoidle_shift;
726072e5
PW
537
538 return 0;
539}
540
eceec009
G
541/**
542 * _set_idle_ioring_wakeup - enable/disable IO pad wakeup on hwmod idle for mux
543 * @oh: struct omap_hwmod *
544 * @set_wake: bool value indicating to set (true) or clear (false) wakeup enable
545 *
546 * Set or clear the I/O pad wakeup flag in the mux entries for the
547 * hwmod @oh. This function changes the @oh->mux->pads_dynamic array
548 * in memory. If the hwmod is currently idled, and the new idle
549 * values don't match the previous ones, this function will also
550 * update the SCM PADCTRL registers. Otherwise, if the hwmod is not
551 * currently idled, this function won't touch the hardware: the new
552 * mux settings are written to the SCM PADCTRL registers when the
553 * hwmod is idled. No return value.
554 */
555static void _set_idle_ioring_wakeup(struct omap_hwmod *oh, bool set_wake)
556{
557 struct omap_device_pad *pad;
558 bool change = false;
559 u16 prev_idle;
560 int j;
561
562 if (!oh->mux || !oh->mux->enabled)
563 return;
564
565 for (j = 0; j < oh->mux->nr_pads_dynamic; j++) {
566 pad = oh->mux->pads_dynamic[j];
567
568 if (!(pad->flags & OMAP_DEVICE_PAD_WAKEUP))
569 continue;
570
571 prev_idle = pad->idle;
572
573 if (set_wake)
574 pad->idle |= OMAP_WAKEUP_EN;
575 else
576 pad->idle &= ~OMAP_WAKEUP_EN;
577
578 if (prev_idle != pad->idle)
579 change = true;
580 }
581
582 if (change && oh->_state == _HWMOD_STATE_IDLE)
583 omap_hwmod_mux(oh->mux, _HWMOD_STATE_IDLE);
584}
585
63c85238
PW
586/**
587 * _enable_wakeup: set OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
588 * @oh: struct omap_hwmod *
589 *
590 * Allow the hardware module @oh to send wakeups. Returns -EINVAL
591 * upon error or 0 upon success.
592 */
5a7ddcbd 593static int _enable_wakeup(struct omap_hwmod *oh, u32 *v)
63c85238 594{
43b40992 595 if (!oh->class->sysc ||
86009eb3 596 !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
724019b0
BC
597 (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
598 (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
63c85238
PW
599 return -EINVAL;
600
43b40992
PW
601 if (!oh->class->sysc->sysc_fields) {
602 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
358f0e63
TG
603 return -EINVAL;
604 }
605
1fe74113
BC
606 if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
607 *v |= 0x1 << oh->class->sysc->sysc_fields->enwkup_shift;
63c85238 608
86009eb3
BC
609 if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
610 _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
724019b0
BC
611 if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
612 _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
86009eb3 613
63c85238
PW
614 /* XXX test pwrdm_get_wken for this hwmod's subsystem */
615
63c85238
PW
616 return 0;
617}
618
619/**
620 * _disable_wakeup: clear OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
621 * @oh: struct omap_hwmod *
622 *
623 * Prevent the hardware module @oh to send wakeups. Returns -EINVAL
624 * upon error or 0 upon success.
625 */
5a7ddcbd 626static int _disable_wakeup(struct omap_hwmod *oh, u32 *v)
63c85238 627{
43b40992 628 if (!oh->class->sysc ||
86009eb3 629 !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
724019b0
BC
630 (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
631 (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
63c85238
PW
632 return -EINVAL;
633
43b40992
PW
634 if (!oh->class->sysc->sysc_fields) {
635 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
358f0e63
TG
636 return -EINVAL;
637 }
638
1fe74113
BC
639 if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
640 *v &= ~(0x1 << oh->class->sysc->sysc_fields->enwkup_shift);
63c85238 641
86009eb3
BC
642 if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
643 _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART, v);
724019b0 644 if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
561038f0 645 _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART, v);
86009eb3 646
63c85238
PW
647 /* XXX test pwrdm_get_wken for this hwmod's subsystem */
648
63c85238
PW
649 return 0;
650}
651
f5dd3bb5
RN
652static struct clockdomain *_get_clkdm(struct omap_hwmod *oh)
653{
c4a1ea2c
RN
654 struct clk_hw_omap *clk;
655
f5dd3bb5
RN
656 if (oh->clkdm) {
657 return oh->clkdm;
658 } else if (oh->_clk) {
f5dd3bb5
RN
659 clk = to_clk_hw_omap(__clk_get_hw(oh->_clk));
660 return clk->clkdm;
f5dd3bb5
RN
661 }
662 return NULL;
663}
664
63c85238
PW
665/**
666 * _add_initiator_dep: prevent @oh from smart-idling while @init_oh is active
667 * @oh: struct omap_hwmod *
668 *
669 * Prevent the hardware module @oh from entering idle while the
670 * hardare module initiator @init_oh is active. Useful when a module
671 * will be accessed by a particular initiator (e.g., if a module will
672 * be accessed by the IVA, there should be a sleepdep between the IVA
673 * initiator and the module). Only applies to modules in smart-idle
570b54c7
PW
674 * mode. If the clockdomain is marked as not needing autodeps, return
675 * 0 without doing anything. Otherwise, returns -EINVAL upon error or
676 * passes along clkdm_add_sleepdep() value upon success.
63c85238
PW
677 */
678static int _add_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
679{
f5dd3bb5
RN
680 struct clockdomain *clkdm, *init_clkdm;
681
682 clkdm = _get_clkdm(oh);
683 init_clkdm = _get_clkdm(init_oh);
684
685 if (!clkdm || !init_clkdm)
63c85238
PW
686 return -EINVAL;
687
f5dd3bb5 688 if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS)
570b54c7
PW
689 return 0;
690
f5dd3bb5 691 return clkdm_add_sleepdep(clkdm, init_clkdm);
63c85238
PW
692}
693
694/**
695 * _del_initiator_dep: allow @oh to smart-idle even if @init_oh is active
696 * @oh: struct omap_hwmod *
697 *
698 * Allow the hardware module @oh to enter idle while the hardare
699 * module initiator @init_oh is active. Useful when a module will not
700 * be accessed by a particular initiator (e.g., if a module will not
701 * be accessed by the IVA, there should be no sleepdep between the IVA
702 * initiator and the module). Only applies to modules in smart-idle
570b54c7
PW
703 * mode. If the clockdomain is marked as not needing autodeps, return
704 * 0 without doing anything. Returns -EINVAL upon error or passes
705 * along clkdm_del_sleepdep() value upon success.
63c85238
PW
706 */
707static int _del_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
708{
f5dd3bb5
RN
709 struct clockdomain *clkdm, *init_clkdm;
710
711 clkdm = _get_clkdm(oh);
712 init_clkdm = _get_clkdm(init_oh);
713
714 if (!clkdm || !init_clkdm)
63c85238
PW
715 return -EINVAL;
716
f5dd3bb5 717 if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS)
570b54c7
PW
718 return 0;
719
f5dd3bb5 720 return clkdm_del_sleepdep(clkdm, init_clkdm);
63c85238
PW
721}
722
723/**
724 * _init_main_clk - get a struct clk * for the the hwmod's main functional clk
725 * @oh: struct omap_hwmod *
726 *
727 * Called from _init_clocks(). Populates the @oh _clk (main
728 * functional clock pointer) if a main_clk is present. Returns 0 on
729 * success or -EINVAL on error.
730 */
731static int _init_main_clk(struct omap_hwmod *oh)
732{
63c85238
PW
733 int ret = 0;
734
50ebdac2 735 if (!oh->main_clk)
63c85238
PW
736 return 0;
737
6ea74cb9
RN
738 oh->_clk = clk_get(NULL, oh->main_clk);
739 if (IS_ERR(oh->_clk)) {
20383d82
BC
740 pr_warning("omap_hwmod: %s: cannot clk_get main_clk %s\n",
741 oh->name, oh->main_clk);
63403384 742 return -EINVAL;
dc75925d 743 }
4d7cb45e
RN
744 /*
745 * HACK: This needs a re-visit once clk_prepare() is implemented
746 * to do something meaningful. Today its just a no-op.
747 * If clk_prepare() is used at some point to do things like
748 * voltage scaling etc, then this would have to be moved to
749 * some point where subsystems like i2c and pmic become
750 * available.
751 */
752 clk_prepare(oh->_clk);
63c85238 753
f5dd3bb5 754 if (!_get_clkdm(oh))
3bb05dbf 755 pr_debug("omap_hwmod: %s: missing clockdomain for %s.\n",
5dcc3b97 756 oh->name, oh->main_clk);
81d7c6ff 757
63c85238
PW
758 return ret;
759}
760
761/**
887adeac 762 * _init_interface_clks - get a struct clk * for the the hwmod's interface clks
63c85238
PW
763 * @oh: struct omap_hwmod *
764 *
765 * Called from _init_clocks(). Populates the @oh OCP slave interface
766 * clock pointers. Returns 0 on success or -EINVAL on error.
767 */
768static int _init_interface_clks(struct omap_hwmod *oh)
769{
5d95dde7 770 struct omap_hwmod_ocp_if *os;
11cd4b94 771 struct list_head *p;
63c85238 772 struct clk *c;
5d95dde7 773 int i = 0;
63c85238
PW
774 int ret = 0;
775
11cd4b94 776 p = oh->slave_ports.next;
2221b5cd 777
5d95dde7 778 while (i < oh->slaves_cnt) {
11cd4b94 779 os = _fetch_next_ocp_if(&p, &i);
50ebdac2 780 if (!os->clk)
63c85238
PW
781 continue;
782
6ea74cb9
RN
783 c = clk_get(NULL, os->clk);
784 if (IS_ERR(c)) {
20383d82
BC
785 pr_warning("omap_hwmod: %s: cannot clk_get interface_clk %s\n",
786 oh->name, os->clk);
63c85238 787 ret = -EINVAL;
dc75925d 788 }
63c85238 789 os->_clk = c;
4d7cb45e
RN
790 /*
791 * HACK: This needs a re-visit once clk_prepare() is implemented
792 * to do something meaningful. Today its just a no-op.
793 * If clk_prepare() is used at some point to do things like
794 * voltage scaling etc, then this would have to be moved to
795 * some point where subsystems like i2c and pmic become
796 * available.
797 */
798 clk_prepare(os->_clk);
63c85238
PW
799 }
800
801 return ret;
802}
803
804/**
805 * _init_opt_clk - get a struct clk * for the the hwmod's optional clocks
806 * @oh: struct omap_hwmod *
807 *
808 * Called from _init_clocks(). Populates the @oh omap_hwmod_opt_clk
809 * clock pointers. Returns 0 on success or -EINVAL on error.
810 */
811static int _init_opt_clks(struct omap_hwmod *oh)
812{
813 struct omap_hwmod_opt_clk *oc;
814 struct clk *c;
815 int i;
816 int ret = 0;
817
818 for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++) {
6ea74cb9
RN
819 c = clk_get(NULL, oc->clk);
820 if (IS_ERR(c)) {
20383d82
BC
821 pr_warning("omap_hwmod: %s: cannot clk_get opt_clk %s\n",
822 oh->name, oc->clk);
63c85238 823 ret = -EINVAL;
dc75925d 824 }
63c85238 825 oc->_clk = c;
4d7cb45e
RN
826 /*
827 * HACK: This needs a re-visit once clk_prepare() is implemented
828 * to do something meaningful. Today its just a no-op.
829 * If clk_prepare() is used at some point to do things like
830 * voltage scaling etc, then this would have to be moved to
831 * some point where subsystems like i2c and pmic become
832 * available.
833 */
834 clk_prepare(oc->_clk);
63c85238
PW
835 }
836
837 return ret;
838}
839
840/**
841 * _enable_clocks - enable hwmod main clock and interface clocks
842 * @oh: struct omap_hwmod *
843 *
844 * Enables all clocks necessary for register reads and writes to succeed
845 * on the hwmod @oh. Returns 0.
846 */
847static int _enable_clocks(struct omap_hwmod *oh)
848{
5d95dde7 849 struct omap_hwmod_ocp_if *os;
11cd4b94 850 struct list_head *p;
5d95dde7 851 int i = 0;
63c85238
PW
852
853 pr_debug("omap_hwmod: %s: enabling clocks\n", oh->name);
854
4d3ae5a9 855 if (oh->_clk)
63c85238
PW
856 clk_enable(oh->_clk);
857
11cd4b94 858 p = oh->slave_ports.next;
2221b5cd 859
5d95dde7 860 while (i < oh->slaves_cnt) {
11cd4b94 861 os = _fetch_next_ocp_if(&p, &i);
63c85238 862
5d95dde7
PW
863 if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
864 clk_enable(os->_clk);
63c85238
PW
865 }
866
867 /* The opt clocks are controlled by the device driver. */
868
869 return 0;
870}
871
872/**
873 * _disable_clocks - disable hwmod main clock and interface clocks
874 * @oh: struct omap_hwmod *
875 *
876 * Disables the hwmod @oh main functional and interface clocks. Returns 0.
877 */
878static int _disable_clocks(struct omap_hwmod *oh)
879{
5d95dde7 880 struct omap_hwmod_ocp_if *os;
11cd4b94 881 struct list_head *p;
5d95dde7 882 int i = 0;
63c85238
PW
883
884 pr_debug("omap_hwmod: %s: disabling clocks\n", oh->name);
885
4d3ae5a9 886 if (oh->_clk)
63c85238
PW
887 clk_disable(oh->_clk);
888
11cd4b94 889 p = oh->slave_ports.next;
2221b5cd 890
5d95dde7 891 while (i < oh->slaves_cnt) {
11cd4b94 892 os = _fetch_next_ocp_if(&p, &i);
63c85238 893
5d95dde7
PW
894 if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
895 clk_disable(os->_clk);
63c85238
PW
896 }
897
898 /* The opt clocks are controlled by the device driver. */
899
900 return 0;
901}
902
96835af9
BC
903static void _enable_optional_clocks(struct omap_hwmod *oh)
904{
905 struct omap_hwmod_opt_clk *oc;
906 int i;
907
908 pr_debug("omap_hwmod: %s: enabling optional clocks\n", oh->name);
909
910 for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
911 if (oc->_clk) {
912 pr_debug("omap_hwmod: enable %s:%s\n", oc->role,
5dcc3b97 913 __clk_get_name(oc->_clk));
96835af9
BC
914 clk_enable(oc->_clk);
915 }
916}
917
918static void _disable_optional_clocks(struct omap_hwmod *oh)
919{
920 struct omap_hwmod_opt_clk *oc;
921 int i;
922
923 pr_debug("omap_hwmod: %s: disabling optional clocks\n", oh->name);
924
925 for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
926 if (oc->_clk) {
927 pr_debug("omap_hwmod: disable %s:%s\n", oc->role,
5dcc3b97 928 __clk_get_name(oc->_clk));
96835af9
BC
929 clk_disable(oc->_clk);
930 }
931}
932
45c38252 933/**
3d9f0327 934 * _omap4_enable_module - enable CLKCTRL modulemode on OMAP4
45c38252
BC
935 * @oh: struct omap_hwmod *
936 *
937 * Enables the PRCM module mode related to the hwmod @oh.
938 * No return value.
939 */
3d9f0327 940static void _omap4_enable_module(struct omap_hwmod *oh)
45c38252 941{
45c38252
BC
942 if (!oh->clkdm || !oh->prcm.omap4.modulemode)
943 return;
944
3d9f0327
KH
945 pr_debug("omap_hwmod: %s: %s: %d\n",
946 oh->name, __func__, oh->prcm.omap4.modulemode);
45c38252
BC
947
948 omap4_cminst_module_enable(oh->prcm.omap4.modulemode,
949 oh->clkdm->prcm_partition,
950 oh->clkdm->cm_inst,
951 oh->clkdm->clkdm_offs,
952 oh->prcm.omap4.clkctrl_offs);
953}
954
1688bf19
VH
955/**
956 * _am33xx_enable_module - enable CLKCTRL modulemode on AM33XX
957 * @oh: struct omap_hwmod *
958 *
959 * Enables the PRCM module mode related to the hwmod @oh.
960 * No return value.
961 */
962static void _am33xx_enable_module(struct omap_hwmod *oh)
963{
964 if (!oh->clkdm || !oh->prcm.omap4.modulemode)
965 return;
966
967 pr_debug("omap_hwmod: %s: %s: %d\n",
968 oh->name, __func__, oh->prcm.omap4.modulemode);
969
970 am33xx_cm_module_enable(oh->prcm.omap4.modulemode, oh->clkdm->cm_inst,
971 oh->clkdm->clkdm_offs,
972 oh->prcm.omap4.clkctrl_offs);
973}
974
45c38252 975/**
bfc141e3
BC
976 * _omap4_wait_target_disable - wait for a module to be disabled on OMAP4
977 * @oh: struct omap_hwmod *
978 *
979 * Wait for a module @oh to enter slave idle. Returns 0 if the module
980 * does not have an IDLEST bit or if the module successfully enters
981 * slave idle; otherwise, pass along the return value of the
982 * appropriate *_cm*_wait_module_idle() function.
983 */
984static int _omap4_wait_target_disable(struct omap_hwmod *oh)
985{
2b026d13 986 if (!oh)
bfc141e3
BC
987 return -EINVAL;
988
2b026d13 989 if (oh->_int_flags & _HWMOD_NO_MPU_PORT || !oh->clkdm)
bfc141e3
BC
990 return 0;
991
992 if (oh->flags & HWMOD_NO_IDLEST)
993 return 0;
994
995 return omap4_cminst_wait_module_idle(oh->clkdm->prcm_partition,
996 oh->clkdm->cm_inst,
997 oh->clkdm->clkdm_offs,
998 oh->prcm.omap4.clkctrl_offs);
999}
1000
1688bf19
VH
1001/**
1002 * _am33xx_wait_target_disable - wait for a module to be disabled on AM33XX
1003 * @oh: struct omap_hwmod *
1004 *
1005 * Wait for a module @oh to enter slave idle. Returns 0 if the module
1006 * does not have an IDLEST bit or if the module successfully enters
1007 * slave idle; otherwise, pass along the return value of the
1008 * appropriate *_cm*_wait_module_idle() function.
1009 */
1010static int _am33xx_wait_target_disable(struct omap_hwmod *oh)
1011{
1012 if (!oh)
1013 return -EINVAL;
1014
1015 if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
1016 return 0;
1017
1018 if (oh->flags & HWMOD_NO_IDLEST)
1019 return 0;
1020
1021 return am33xx_cm_wait_module_idle(oh->clkdm->cm_inst,
1022 oh->clkdm->clkdm_offs,
1023 oh->prcm.omap4.clkctrl_offs);
1024}
1025
212738a4
PW
1026/**
1027 * _count_mpu_irqs - count the number of MPU IRQ lines associated with @oh
1028 * @oh: struct omap_hwmod *oh
1029 *
1030 * Count and return the number of MPU IRQs associated with the hwmod
1031 * @oh. Used to allocate struct resource data. Returns 0 if @oh is
1032 * NULL.
1033 */
1034static int _count_mpu_irqs(struct omap_hwmod *oh)
1035{
1036 struct omap_hwmod_irq_info *ohii;
1037 int i = 0;
1038
1039 if (!oh || !oh->mpu_irqs)
1040 return 0;
1041
1042 do {
1043 ohii = &oh->mpu_irqs[i++];
1044 } while (ohii->irq != -1);
1045
cc1b0765 1046 return i-1;
212738a4
PW
1047}
1048
bc614958
PW
1049/**
1050 * _count_sdma_reqs - count the number of SDMA request lines associated with @oh
1051 * @oh: struct omap_hwmod *oh
1052 *
1053 * Count and return the number of SDMA request lines associated with
1054 * the hwmod @oh. Used to allocate struct resource data. Returns 0
1055 * if @oh is NULL.
1056 */
1057static int _count_sdma_reqs(struct omap_hwmod *oh)
1058{
1059 struct omap_hwmod_dma_info *ohdi;
1060 int i = 0;
1061
1062 if (!oh || !oh->sdma_reqs)
1063 return 0;
1064
1065 do {
1066 ohdi = &oh->sdma_reqs[i++];
1067 } while (ohdi->dma_req != -1);
1068
cc1b0765 1069 return i-1;
bc614958
PW
1070}
1071
78183f3f
PW
1072/**
1073 * _count_ocp_if_addr_spaces - count the number of address space entries for @oh
1074 * @oh: struct omap_hwmod *oh
1075 *
1076 * Count and return the number of address space ranges associated with
1077 * the hwmod @oh. Used to allocate struct resource data. Returns 0
1078 * if @oh is NULL.
1079 */
1080static int _count_ocp_if_addr_spaces(struct omap_hwmod_ocp_if *os)
1081{
1082 struct omap_hwmod_addr_space *mem;
1083 int i = 0;
1084
1085 if (!os || !os->addr)
1086 return 0;
1087
1088 do {
1089 mem = &os->addr[i++];
1090 } while (mem->pa_start != mem->pa_end);
1091
cc1b0765 1092 return i-1;
78183f3f
PW
1093}
1094
5e8370f1
PW
1095/**
1096 * _get_mpu_irq_by_name - fetch MPU interrupt line number by name
1097 * @oh: struct omap_hwmod * to operate on
1098 * @name: pointer to the name of the MPU interrupt number to fetch (optional)
1099 * @irq: pointer to an unsigned int to store the MPU IRQ number to
1100 *
1101 * Retrieve a MPU hardware IRQ line number named by @name associated
1102 * with the IP block pointed to by @oh. The IRQ number will be filled
1103 * into the address pointed to by @dma. When @name is non-null, the
1104 * IRQ line number associated with the named entry will be returned.
1105 * If @name is null, the first matching entry will be returned. Data
1106 * order is not meaningful in hwmod data, so callers are strongly
1107 * encouraged to use a non-null @name whenever possible to avoid
1108 * unpredictable effects if hwmod data is later added that causes data
1109 * ordering to change. Returns 0 upon success or a negative error
1110 * code upon error.
1111 */
1112static int _get_mpu_irq_by_name(struct omap_hwmod *oh, const char *name,
1113 unsigned int *irq)
1114{
1115 int i;
1116 bool found = false;
1117
1118 if (!oh->mpu_irqs)
1119 return -ENOENT;
1120
1121 i = 0;
1122 while (oh->mpu_irqs[i].irq != -1) {
1123 if (name == oh->mpu_irqs[i].name ||
1124 !strcmp(name, oh->mpu_irqs[i].name)) {
1125 found = true;
1126 break;
1127 }
1128 i++;
1129 }
1130
1131 if (!found)
1132 return -ENOENT;
1133
1134 *irq = oh->mpu_irqs[i].irq;
1135
1136 return 0;
1137}
1138
1139/**
1140 * _get_sdma_req_by_name - fetch SDMA request line ID by name
1141 * @oh: struct omap_hwmod * to operate on
1142 * @name: pointer to the name of the SDMA request line to fetch (optional)
1143 * @dma: pointer to an unsigned int to store the request line ID to
1144 *
1145 * Retrieve an SDMA request line ID named by @name on the IP block
1146 * pointed to by @oh. The ID will be filled into the address pointed
1147 * to by @dma. When @name is non-null, the request line ID associated
1148 * with the named entry will be returned. If @name is null, the first
1149 * matching entry will be returned. Data order is not meaningful in
1150 * hwmod data, so callers are strongly encouraged to use a non-null
1151 * @name whenever possible to avoid unpredictable effects if hwmod
1152 * data is later added that causes data ordering to change. Returns 0
1153 * upon success or a negative error code upon error.
1154 */
1155static int _get_sdma_req_by_name(struct omap_hwmod *oh, const char *name,
1156 unsigned int *dma)
1157{
1158 int i;
1159 bool found = false;
1160
1161 if (!oh->sdma_reqs)
1162 return -ENOENT;
1163
1164 i = 0;
1165 while (oh->sdma_reqs[i].dma_req != -1) {
1166 if (name == oh->sdma_reqs[i].name ||
1167 !strcmp(name, oh->sdma_reqs[i].name)) {
1168 found = true;
1169 break;
1170 }
1171 i++;
1172 }
1173
1174 if (!found)
1175 return -ENOENT;
1176
1177 *dma = oh->sdma_reqs[i].dma_req;
1178
1179 return 0;
1180}
1181
1182/**
1183 * _get_addr_space_by_name - fetch address space start & end by name
1184 * @oh: struct omap_hwmod * to operate on
1185 * @name: pointer to the name of the address space to fetch (optional)
1186 * @pa_start: pointer to a u32 to store the starting address to
1187 * @pa_end: pointer to a u32 to store the ending address to
1188 *
1189 * Retrieve address space start and end addresses for the IP block
1190 * pointed to by @oh. The data will be filled into the addresses
1191 * pointed to by @pa_start and @pa_end. When @name is non-null, the
1192 * address space data associated with the named entry will be
1193 * returned. If @name is null, the first matching entry will be
1194 * returned. Data order is not meaningful in hwmod data, so callers
1195 * are strongly encouraged to use a non-null @name whenever possible
1196 * to avoid unpredictable effects if hwmod data is later added that
1197 * causes data ordering to change. Returns 0 upon success or a
1198 * negative error code upon error.
1199 */
1200static int _get_addr_space_by_name(struct omap_hwmod *oh, const char *name,
1201 u32 *pa_start, u32 *pa_end)
1202{
1203 int i, j;
1204 struct omap_hwmod_ocp_if *os;
2221b5cd 1205 struct list_head *p = NULL;
5e8370f1
PW
1206 bool found = false;
1207
11cd4b94 1208 p = oh->slave_ports.next;
2221b5cd 1209
5d95dde7
PW
1210 i = 0;
1211 while (i < oh->slaves_cnt) {
11cd4b94 1212 os = _fetch_next_ocp_if(&p, &i);
5e8370f1
PW
1213
1214 if (!os->addr)
1215 return -ENOENT;
1216
1217 j = 0;
1218 while (os->addr[j].pa_start != os->addr[j].pa_end) {
1219 if (name == os->addr[j].name ||
1220 !strcmp(name, os->addr[j].name)) {
1221 found = true;
1222 break;
1223 }
1224 j++;
1225 }
1226
1227 if (found)
1228 break;
1229 }
1230
1231 if (!found)
1232 return -ENOENT;
1233
1234 *pa_start = os->addr[j].pa_start;
1235 *pa_end = os->addr[j].pa_end;
1236
1237 return 0;
1238}
1239
63c85238 1240/**
24dbc213 1241 * _save_mpu_port_index - find and save the index to @oh's MPU port
63c85238
PW
1242 * @oh: struct omap_hwmod *
1243 *
24dbc213
PW
1244 * Determines the array index of the OCP slave port that the MPU uses
1245 * to address the device, and saves it into the struct omap_hwmod.
1246 * Intended to be called during hwmod registration only. No return
1247 * value.
63c85238 1248 */
24dbc213 1249static void __init _save_mpu_port_index(struct omap_hwmod *oh)
63c85238 1250{
24dbc213 1251 struct omap_hwmod_ocp_if *os = NULL;
11cd4b94 1252 struct list_head *p;
5d95dde7 1253 int i = 0;
63c85238 1254
5d95dde7 1255 if (!oh)
24dbc213
PW
1256 return;
1257
1258 oh->_int_flags |= _HWMOD_NO_MPU_PORT;
63c85238 1259
11cd4b94 1260 p = oh->slave_ports.next;
2221b5cd 1261
5d95dde7 1262 while (i < oh->slaves_cnt) {
11cd4b94 1263 os = _fetch_next_ocp_if(&p, &i);
63c85238 1264 if (os->user & OCP_USER_MPU) {
2221b5cd 1265 oh->_mpu_port = os;
24dbc213 1266 oh->_int_flags &= ~_HWMOD_NO_MPU_PORT;
63c85238
PW
1267 break;
1268 }
1269 }
1270
24dbc213 1271 return;
63c85238
PW
1272}
1273
2d6141ba
PW
1274/**
1275 * _find_mpu_rt_port - return omap_hwmod_ocp_if accessible by the MPU
1276 * @oh: struct omap_hwmod *
1277 *
1278 * Given a pointer to a struct omap_hwmod record @oh, return a pointer
1279 * to the struct omap_hwmod_ocp_if record that is used by the MPU to
1280 * communicate with the IP block. This interface need not be directly
1281 * connected to the MPU (and almost certainly is not), but is directly
1282 * connected to the IP block represented by @oh. Returns a pointer
1283 * to the struct omap_hwmod_ocp_if * upon success, or returns NULL upon
1284 * error or if there does not appear to be a path from the MPU to this
1285 * IP block.
1286 */
1287static struct omap_hwmod_ocp_if *_find_mpu_rt_port(struct omap_hwmod *oh)
1288{
1289 if (!oh || oh->_int_flags & _HWMOD_NO_MPU_PORT || oh->slaves_cnt == 0)
1290 return NULL;
1291
11cd4b94 1292 return oh->_mpu_port;
2d6141ba
PW
1293};
1294
63c85238 1295/**
c9aafd23 1296 * _find_mpu_rt_addr_space - return MPU register target address space for @oh
63c85238
PW
1297 * @oh: struct omap_hwmod *
1298 *
c9aafd23
PW
1299 * Returns a pointer to the struct omap_hwmod_addr_space record representing
1300 * the register target MPU address space; or returns NULL upon error.
63c85238 1301 */
c9aafd23 1302static struct omap_hwmod_addr_space * __init _find_mpu_rt_addr_space(struct omap_hwmod *oh)
63c85238
PW
1303{
1304 struct omap_hwmod_ocp_if *os;
1305 struct omap_hwmod_addr_space *mem;
c9aafd23 1306 int found = 0, i = 0;
63c85238 1307
2d6141ba 1308 os = _find_mpu_rt_port(oh);
24dbc213 1309 if (!os || !os->addr)
78183f3f
PW
1310 return NULL;
1311
1312 do {
1313 mem = &os->addr[i++];
1314 if (mem->flags & ADDR_TYPE_RT)
63c85238 1315 found = 1;
78183f3f 1316 } while (!found && mem->pa_start != mem->pa_end);
63c85238 1317
c9aafd23 1318 return (found) ? mem : NULL;
63c85238
PW
1319}
1320
1321/**
74ff3a68 1322 * _enable_sysc - try to bring a module out of idle via OCP_SYSCONFIG
63c85238
PW
1323 * @oh: struct omap_hwmod *
1324 *
006c7f18
PW
1325 * Ensure that the OCP_SYSCONFIG register for the IP block represented
1326 * by @oh is set to indicate to the PRCM that the IP block is active.
1327 * Usually this means placing the module into smart-idle mode and
1328 * smart-standby, but if there is a bug in the automatic idle handling
1329 * for the IP block, it may need to be placed into the force-idle or
1330 * no-idle variants of these modes. No return value.
63c85238 1331 */
74ff3a68 1332static void _enable_sysc(struct omap_hwmod *oh)
63c85238 1333{
43b40992 1334 u8 idlemode, sf;
63c85238 1335 u32 v;
006c7f18 1336 bool clkdm_act;
f5dd3bb5 1337 struct clockdomain *clkdm;
63c85238 1338
43b40992 1339 if (!oh->class->sysc)
63c85238
PW
1340 return;
1341
613ad0e9
TK
1342 /*
1343 * Wait until reset has completed, this is needed as the IP
1344 * block is reset automatically by hardware in some cases
1345 * (off-mode for example), and the drivers require the
1346 * IP to be ready when they access it
1347 */
1348 if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
1349 _enable_optional_clocks(oh);
1350 _wait_softreset_complete(oh);
1351 if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
1352 _disable_optional_clocks(oh);
1353
63c85238 1354 v = oh->_sysc_cache;
43b40992 1355 sf = oh->class->sysc->sysc_flags;
63c85238 1356
f5dd3bb5 1357 clkdm = _get_clkdm(oh);
43b40992 1358 if (sf & SYSC_HAS_SIDLEMODE) {
35513171
RN
1359 if (oh->flags & HWMOD_SWSUP_SIDLE) {
1360 idlemode = HWMOD_IDLEMODE_NO;
1361 } else {
1362 if (sf & SYSC_HAS_ENAWAKEUP)
1363 _enable_wakeup(oh, &v);
1364 if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
1365 idlemode = HWMOD_IDLEMODE_SMART_WKUP;
1366 else
1367 idlemode = HWMOD_IDLEMODE_SMART;
1368 }
1369
1370 /*
1371 * This is special handling for some IPs like
1372 * 32k sync timer. Force them to idle!
1373 */
f5dd3bb5 1374 clkdm_act = (clkdm && clkdm->flags & CLKDM_ACTIVE_WITH_MPU);
006c7f18
PW
1375 if (clkdm_act && !(oh->class->sysc->idlemodes &
1376 (SIDLE_SMART | SIDLE_SMART_WKUP)))
1377 idlemode = HWMOD_IDLEMODE_FORCE;
35513171 1378
63c85238
PW
1379 _set_slave_idlemode(oh, idlemode, &v);
1380 }
1381
43b40992 1382 if (sf & SYSC_HAS_MIDLEMODE) {
092bc089
GI
1383 if (oh->flags & HWMOD_FORCE_MSTANDBY) {
1384 idlemode = HWMOD_IDLEMODE_FORCE;
1385 } else if (oh->flags & HWMOD_SWSUP_MSTANDBY) {
724019b0
BC
1386 idlemode = HWMOD_IDLEMODE_NO;
1387 } else {
1388 if (sf & SYSC_HAS_ENAWAKEUP)
1389 _enable_wakeup(oh, &v);
1390 if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
1391 idlemode = HWMOD_IDLEMODE_SMART_WKUP;
1392 else
1393 idlemode = HWMOD_IDLEMODE_SMART;
1394 }
63c85238
PW
1395 _set_master_standbymode(oh, idlemode, &v);
1396 }
1397
a16b1f7f
PW
1398 /*
1399 * XXX The clock framework should handle this, by
1400 * calling into this code. But this must wait until the
1401 * clock structures are tagged with omap_hwmod entries
1402 */
43b40992
PW
1403 if ((oh->flags & HWMOD_SET_DEFAULT_CLOCKACT) &&
1404 (sf & SYSC_HAS_CLOCKACTIVITY))
1405 _set_clockactivity(oh, oh->class->sysc->clockact, &v);
63c85238 1406
5a7ddcbd 1407 _write_sysconfig(v, oh);
78f26e87
HH
1408
1409 /*
1410 * Set the autoidle bit only after setting the smartidle bit
1411 * Setting this will not have any impact on the other modules.
1412 */
1413 if (sf & SYSC_HAS_AUTOIDLE) {
1414 idlemode = (oh->flags & HWMOD_NO_OCP_AUTOIDLE) ?
1415 0 : 1;
1416 _set_module_autoidle(oh, idlemode, &v);
1417 _write_sysconfig(v, oh);
1418 }
63c85238
PW
1419}
1420
1421/**
74ff3a68 1422 * _idle_sysc - try to put a module into idle via OCP_SYSCONFIG
63c85238
PW
1423 * @oh: struct omap_hwmod *
1424 *
1425 * If module is marked as SWSUP_SIDLE, force the module into slave
1426 * idle; otherwise, configure it for smart-idle. If module is marked
1427 * as SWSUP_MSUSPEND, force the module into master standby; otherwise,
1428 * configure it for smart-standby. No return value.
1429 */
74ff3a68 1430static void _idle_sysc(struct omap_hwmod *oh)
63c85238 1431{
43b40992 1432 u8 idlemode, sf;
63c85238
PW
1433 u32 v;
1434
43b40992 1435 if (!oh->class->sysc)
63c85238
PW
1436 return;
1437
1438 v = oh->_sysc_cache;
43b40992 1439 sf = oh->class->sysc->sysc_flags;
63c85238 1440
43b40992 1441 if (sf & SYSC_HAS_SIDLEMODE) {
35513171 1442 if (oh->flags & HWMOD_SWSUP_SIDLE) {
006c7f18 1443 idlemode = HWMOD_IDLEMODE_FORCE;
35513171
RN
1444 } else {
1445 if (sf & SYSC_HAS_ENAWAKEUP)
1446 _enable_wakeup(oh, &v);
1447 if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
1448 idlemode = HWMOD_IDLEMODE_SMART_WKUP;
1449 else
1450 idlemode = HWMOD_IDLEMODE_SMART;
1451 }
63c85238
PW
1452 _set_slave_idlemode(oh, idlemode, &v);
1453 }
1454
43b40992 1455 if (sf & SYSC_HAS_MIDLEMODE) {
092bc089
GI
1456 if ((oh->flags & HWMOD_SWSUP_MSTANDBY) ||
1457 (oh->flags & HWMOD_FORCE_MSTANDBY)) {
724019b0
BC
1458 idlemode = HWMOD_IDLEMODE_FORCE;
1459 } else {
1460 if (sf & SYSC_HAS_ENAWAKEUP)
1461 _enable_wakeup(oh, &v);
1462 if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
1463 idlemode = HWMOD_IDLEMODE_SMART_WKUP;
1464 else
1465 idlemode = HWMOD_IDLEMODE_SMART;
1466 }
63c85238
PW
1467 _set_master_standbymode(oh, idlemode, &v);
1468 }
1469
1470 _write_sysconfig(v, oh);
1471}
1472
1473/**
74ff3a68 1474 * _shutdown_sysc - force a module into idle via OCP_SYSCONFIG
63c85238
PW
1475 * @oh: struct omap_hwmod *
1476 *
1477 * Force the module into slave idle and master suspend. No return
1478 * value.
1479 */
74ff3a68 1480static void _shutdown_sysc(struct omap_hwmod *oh)
63c85238
PW
1481{
1482 u32 v;
43b40992 1483 u8 sf;
63c85238 1484
43b40992 1485 if (!oh->class->sysc)
63c85238
PW
1486 return;
1487
1488 v = oh->_sysc_cache;
43b40992 1489 sf = oh->class->sysc->sysc_flags;
63c85238 1490
43b40992 1491 if (sf & SYSC_HAS_SIDLEMODE)
63c85238
PW
1492 _set_slave_idlemode(oh, HWMOD_IDLEMODE_FORCE, &v);
1493
43b40992 1494 if (sf & SYSC_HAS_MIDLEMODE)
63c85238
PW
1495 _set_master_standbymode(oh, HWMOD_IDLEMODE_FORCE, &v);
1496
43b40992 1497 if (sf & SYSC_HAS_AUTOIDLE)
726072e5 1498 _set_module_autoidle(oh, 1, &v);
63c85238
PW
1499
1500 _write_sysconfig(v, oh);
1501}
1502
1503/**
1504 * _lookup - find an omap_hwmod by name
1505 * @name: find an omap_hwmod by name
1506 *
1507 * Return a pointer to an omap_hwmod by name, or NULL if not found.
63c85238
PW
1508 */
1509static struct omap_hwmod *_lookup(const char *name)
1510{
1511 struct omap_hwmod *oh, *temp_oh;
1512
1513 oh = NULL;
1514
1515 list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
1516 if (!strcmp(name, temp_oh->name)) {
1517 oh = temp_oh;
1518 break;
1519 }
1520 }
1521
1522 return oh;
1523}
868c157d 1524
6ae76997
BC
1525/**
1526 * _init_clkdm - look up a clockdomain name, store pointer in omap_hwmod
1527 * @oh: struct omap_hwmod *
1528 *
1529 * Convert a clockdomain name stored in a struct omap_hwmod into a
1530 * clockdomain pointer, and save it into the struct omap_hwmod.
868c157d 1531 * Return -EINVAL if the clkdm_name lookup failed.
6ae76997
BC
1532 */
1533static int _init_clkdm(struct omap_hwmod *oh)
1534{
3bb05dbf
PW
1535 if (!oh->clkdm_name) {
1536 pr_debug("omap_hwmod: %s: missing clockdomain\n", oh->name);
6ae76997 1537 return 0;
3bb05dbf 1538 }
6ae76997 1539
6ae76997
BC
1540 oh->clkdm = clkdm_lookup(oh->clkdm_name);
1541 if (!oh->clkdm) {
1542 pr_warning("omap_hwmod: %s: could not associate to clkdm %s\n",
1543 oh->name, oh->clkdm_name);
1544 return -EINVAL;
1545 }
1546
1547 pr_debug("omap_hwmod: %s: associated to clkdm %s\n",
1548 oh->name, oh->clkdm_name);
1549
1550 return 0;
1551}
63c85238
PW
1552
1553/**
6ae76997
BC
1554 * _init_clocks - clk_get() all clocks associated with this hwmod. Retrieve as
1555 * well the clockdomain.
63c85238 1556 * @oh: struct omap_hwmod *
97d60162 1557 * @data: not used; pass NULL
63c85238 1558 *
a2debdbd 1559 * Called by omap_hwmod_setup_*() (after omap2_clk_init()).
48d54f3f
PW
1560 * Resolves all clock names embedded in the hwmod. Returns 0 on
1561 * success, or a negative error code on failure.
63c85238 1562 */
97d60162 1563static int _init_clocks(struct omap_hwmod *oh, void *data)
63c85238
PW
1564{
1565 int ret = 0;
1566
48d54f3f
PW
1567 if (oh->_state != _HWMOD_STATE_REGISTERED)
1568 return 0;
63c85238
PW
1569
1570 pr_debug("omap_hwmod: %s: looking up clocks\n", oh->name);
1571
b797be1d
VH
1572 if (soc_ops.init_clkdm)
1573 ret |= soc_ops.init_clkdm(oh);
1574
63c85238
PW
1575 ret |= _init_main_clk(oh);
1576 ret |= _init_interface_clks(oh);
1577 ret |= _init_opt_clks(oh);
1578
f5c1f84b
BC
1579 if (!ret)
1580 oh->_state = _HWMOD_STATE_CLKS_INITED;
6652271a
BC
1581 else
1582 pr_warning("omap_hwmod: %s: cannot _init_clocks\n", oh->name);
63c85238 1583
09c35f2f 1584 return ret;
63c85238
PW
1585}
1586
5365efbe 1587/**
cc1226e7 1588 * _lookup_hardreset - fill register bit info for this hwmod/reset line
5365efbe
BC
1589 * @oh: struct omap_hwmod *
1590 * @name: name of the reset line in the context of this hwmod
cc1226e7 1591 * @ohri: struct omap_hwmod_rst_info * that this function will fill in
5365efbe
BC
1592 *
1593 * Return the bit position of the reset line that match the
1594 * input name. Return -ENOENT if not found.
1595 */
a032d33b
PW
1596static int _lookup_hardreset(struct omap_hwmod *oh, const char *name,
1597 struct omap_hwmod_rst_info *ohri)
5365efbe
BC
1598{
1599 int i;
1600
1601 for (i = 0; i < oh->rst_lines_cnt; i++) {
1602 const char *rst_line = oh->rst_lines[i].name;
1603 if (!strcmp(rst_line, name)) {
cc1226e7 1604 ohri->rst_shift = oh->rst_lines[i].rst_shift;
1605 ohri->st_shift = oh->rst_lines[i].st_shift;
1606 pr_debug("omap_hwmod: %s: %s: %s: rst %d st %d\n",
1607 oh->name, __func__, rst_line, ohri->rst_shift,
1608 ohri->st_shift);
5365efbe 1609
cc1226e7 1610 return 0;
5365efbe
BC
1611 }
1612 }
1613
1614 return -ENOENT;
1615}
1616
1617/**
1618 * _assert_hardreset - assert the HW reset line of submodules
1619 * contained in the hwmod module.
1620 * @oh: struct omap_hwmod *
1621 * @name: name of the reset line to lookup and assert
1622 *
b8249cf2
KH
1623 * Some IP like dsp, ipu or iva contain processor that require an HW
1624 * reset line to be assert / deassert in order to enable fully the IP.
1625 * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
1626 * asserting the hardreset line on the currently-booted SoC, or passes
1627 * along the return value from _lookup_hardreset() or the SoC's
1628 * assert_hardreset code.
5365efbe
BC
1629 */
1630static int _assert_hardreset(struct omap_hwmod *oh, const char *name)
1631{
cc1226e7 1632 struct omap_hwmod_rst_info ohri;
a032d33b 1633 int ret = -EINVAL;
5365efbe
BC
1634
1635 if (!oh)
1636 return -EINVAL;
1637
b8249cf2
KH
1638 if (!soc_ops.assert_hardreset)
1639 return -ENOSYS;
1640
cc1226e7 1641 ret = _lookup_hardreset(oh, name, &ohri);
a032d33b 1642 if (ret < 0)
cc1226e7 1643 return ret;
5365efbe 1644
b8249cf2
KH
1645 ret = soc_ops.assert_hardreset(oh, &ohri);
1646
1647 return ret;
5365efbe
BC
1648}
1649
1650/**
1651 * _deassert_hardreset - deassert the HW reset line of submodules contained
1652 * in the hwmod module.
1653 * @oh: struct omap_hwmod *
1654 * @name: name of the reset line to look up and deassert
1655 *
b8249cf2
KH
1656 * Some IP like dsp, ipu or iva contain processor that require an HW
1657 * reset line to be assert / deassert in order to enable fully the IP.
1658 * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
1659 * deasserting the hardreset line on the currently-booted SoC, or passes
1660 * along the return value from _lookup_hardreset() or the SoC's
1661 * deassert_hardreset code.
5365efbe
BC
1662 */
1663static int _deassert_hardreset(struct omap_hwmod *oh, const char *name)
1664{
cc1226e7 1665 struct omap_hwmod_rst_info ohri;
b8249cf2 1666 int ret = -EINVAL;
e8e96dff 1667 int hwsup = 0;
5365efbe
BC
1668
1669 if (!oh)
1670 return -EINVAL;
1671
b8249cf2
KH
1672 if (!soc_ops.deassert_hardreset)
1673 return -ENOSYS;
1674
cc1226e7 1675 ret = _lookup_hardreset(oh, name, &ohri);
c48cd659 1676 if (ret < 0)
cc1226e7 1677 return ret;
5365efbe 1678
e8e96dff
ORL
1679 if (oh->clkdm) {
1680 /*
1681 * A clockdomain must be in SW_SUP otherwise reset
1682 * might not be completed. The clockdomain can be set
1683 * in HW_AUTO only when the module become ready.
1684 */
1685 hwsup = clkdm_in_hwsup(oh->clkdm);
1686 ret = clkdm_hwmod_enable(oh->clkdm, oh);
1687 if (ret) {
1688 WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
1689 oh->name, oh->clkdm->name, ret);
1690 return ret;
1691 }
1692 }
1693
1694 _enable_clocks(oh);
1695 if (soc_ops.enable_module)
1696 soc_ops.enable_module(oh);
1697
b8249cf2 1698 ret = soc_ops.deassert_hardreset(oh, &ohri);
e8e96dff
ORL
1699
1700 if (soc_ops.disable_module)
1701 soc_ops.disable_module(oh);
1702 _disable_clocks(oh);
1703
cc1226e7 1704 if (ret == -EBUSY)
5365efbe
BC
1705 pr_warning("omap_hwmod: %s: failed to hardreset\n", oh->name);
1706
e8e96dff
ORL
1707 if (!ret) {
1708 /*
1709 * Set the clockdomain to HW_AUTO, assuming that the
1710 * previous state was HW_AUTO.
1711 */
1712 if (oh->clkdm && hwsup)
1713 clkdm_allow_idle(oh->clkdm);
1714 } else {
1715 if (oh->clkdm)
1716 clkdm_hwmod_disable(oh->clkdm, oh);
1717 }
1718
cc1226e7 1719 return ret;
5365efbe
BC
1720}
1721
1722/**
1723 * _read_hardreset - read the HW reset line state of submodules
1724 * contained in the hwmod module
1725 * @oh: struct omap_hwmod *
1726 * @name: name of the reset line to look up and read
1727 *
b8249cf2
KH
1728 * Return the state of the reset line. Returns -EINVAL if @oh is
1729 * null, -ENOSYS if we have no way of reading the hardreset line
1730 * status on the currently-booted SoC, or passes along the return
1731 * value from _lookup_hardreset() or the SoC's is_hardreset_asserted
1732 * code.
5365efbe
BC
1733 */
1734static int _read_hardreset(struct omap_hwmod *oh, const char *name)
1735{
cc1226e7 1736 struct omap_hwmod_rst_info ohri;
a032d33b 1737 int ret = -EINVAL;
5365efbe
BC
1738
1739 if (!oh)
1740 return -EINVAL;
1741
b8249cf2
KH
1742 if (!soc_ops.is_hardreset_asserted)
1743 return -ENOSYS;
1744
cc1226e7 1745 ret = _lookup_hardreset(oh, name, &ohri);
a032d33b 1746 if (ret < 0)
cc1226e7 1747 return ret;
5365efbe 1748
b8249cf2 1749 return soc_ops.is_hardreset_asserted(oh, &ohri);
5365efbe
BC
1750}
1751
747834ab 1752/**
eb05f691 1753 * _are_all_hardreset_lines_asserted - return true if the @oh is hard-reset
747834ab
PW
1754 * @oh: struct omap_hwmod *
1755 *
eb05f691
ORL
1756 * If all hardreset lines associated with @oh are asserted, then return true.
1757 * Otherwise, if part of @oh is out hardreset or if no hardreset lines
1758 * associated with @oh are asserted, then return false.
747834ab 1759 * This function is used to avoid executing some parts of the IP block
eb05f691 1760 * enable/disable sequence if its hardreset line is set.
747834ab 1761 */
eb05f691 1762static bool _are_all_hardreset_lines_asserted(struct omap_hwmod *oh)
747834ab 1763{
eb05f691 1764 int i, rst_cnt = 0;
747834ab
PW
1765
1766 if (oh->rst_lines_cnt == 0)
1767 return false;
1768
1769 for (i = 0; i < oh->rst_lines_cnt; i++)
1770 if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
eb05f691
ORL
1771 rst_cnt++;
1772
1773 if (oh->rst_lines_cnt == rst_cnt)
1774 return true;
747834ab
PW
1775
1776 return false;
1777}
1778
e9332b6e
PW
1779/**
1780 * _are_any_hardreset_lines_asserted - return true if any part of @oh is
1781 * hard-reset
1782 * @oh: struct omap_hwmod *
1783 *
1784 * If any hardreset lines associated with @oh are asserted, then
1785 * return true. Otherwise, if no hardreset lines associated with @oh
1786 * are asserted, or if @oh has no hardreset lines, then return false.
1787 * This function is used to avoid executing some parts of the IP block
1788 * enable/disable sequence if any hardreset line is set.
1789 */
1790static bool _are_any_hardreset_lines_asserted(struct omap_hwmod *oh)
1791{
1792 int rst_cnt = 0;
1793 int i;
1794
1795 for (i = 0; i < oh->rst_lines_cnt && rst_cnt == 0; i++)
1796 if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
1797 rst_cnt++;
1798
1799 return (rst_cnt) ? true : false;
1800}
1801
747834ab
PW
1802/**
1803 * _omap4_disable_module - enable CLKCTRL modulemode on OMAP4
1804 * @oh: struct omap_hwmod *
1805 *
1806 * Disable the PRCM module mode related to the hwmod @oh.
1807 * Return EINVAL if the modulemode is not supported and 0 in case of success.
1808 */
1809static int _omap4_disable_module(struct omap_hwmod *oh)
1810{
1811 int v;
1812
747834ab
PW
1813 if (!oh->clkdm || !oh->prcm.omap4.modulemode)
1814 return -EINVAL;
1815
eb05f691
ORL
1816 /*
1817 * Since integration code might still be doing something, only
1818 * disable if all lines are under hardreset.
1819 */
e9332b6e 1820 if (_are_any_hardreset_lines_asserted(oh))
eb05f691
ORL
1821 return 0;
1822
747834ab
PW
1823 pr_debug("omap_hwmod: %s: %s\n", oh->name, __func__);
1824
1825 omap4_cminst_module_disable(oh->clkdm->prcm_partition,
1826 oh->clkdm->cm_inst,
1827 oh->clkdm->clkdm_offs,
1828 oh->prcm.omap4.clkctrl_offs);
1829
747834ab
PW
1830 v = _omap4_wait_target_disable(oh);
1831 if (v)
1832 pr_warn("omap_hwmod: %s: _wait_target_disable failed\n",
1833 oh->name);
1834
1835 return 0;
1836}
1837
1688bf19
VH
1838/**
1839 * _am33xx_disable_module - enable CLKCTRL modulemode on AM33XX
1840 * @oh: struct omap_hwmod *
1841 *
1842 * Disable the PRCM module mode related to the hwmod @oh.
1843 * Return EINVAL if the modulemode is not supported and 0 in case of success.
1844 */
1845static int _am33xx_disable_module(struct omap_hwmod *oh)
1846{
1847 int v;
1848
1849 if (!oh->clkdm || !oh->prcm.omap4.modulemode)
1850 return -EINVAL;
1851
1852 pr_debug("omap_hwmod: %s: %s\n", oh->name, __func__);
1853
e9332b6e
PW
1854 if (_are_any_hardreset_lines_asserted(oh))
1855 return 0;
1856
1688bf19
VH
1857 am33xx_cm_module_disable(oh->clkdm->cm_inst, oh->clkdm->clkdm_offs,
1858 oh->prcm.omap4.clkctrl_offs);
1859
1688bf19
VH
1860 v = _am33xx_wait_target_disable(oh);
1861 if (v)
1862 pr_warn("omap_hwmod: %s: _wait_target_disable failed\n",
1863 oh->name);
1864
1865 return 0;
1866}
1867
63c85238 1868/**
bd36179e 1869 * _ocp_softreset - reset an omap_hwmod via the OCP_SYSCONFIG bit
63c85238
PW
1870 * @oh: struct omap_hwmod *
1871 *
1872 * Resets an omap_hwmod @oh via the OCP_SYSCONFIG bit. hwmod must be
30e105c0
PW
1873 * enabled for this to work. Returns -ENOENT if the hwmod cannot be
1874 * reset this way, -EINVAL if the hwmod is in the wrong state,
1875 * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
2cb06814
BC
1876 *
1877 * In OMAP3 a specific SYSSTATUS register is used to get the reset status.
bd36179e 1878 * Starting in OMAP4, some IPs do not have SYSSTATUS registers and instead
2cb06814
BC
1879 * use the SYSCONFIG softreset bit to provide the status.
1880 *
bd36179e
PW
1881 * Note that some IP like McBSP do have reset control but don't have
1882 * reset status.
63c85238 1883 */
bd36179e 1884static int _ocp_softreset(struct omap_hwmod *oh)
63c85238 1885{
613ad0e9 1886 u32 v;
6f8b7ff5 1887 int c = 0;
96835af9 1888 int ret = 0;
63c85238 1889
43b40992 1890 if (!oh->class->sysc ||
2cb06814 1891 !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
30e105c0 1892 return -ENOENT;
63c85238
PW
1893
1894 /* clocks must be on for this operation */
1895 if (oh->_state != _HWMOD_STATE_ENABLED) {
7852ec05
PW
1896 pr_warn("omap_hwmod: %s: reset can only be entered from enabled state\n",
1897 oh->name);
63c85238
PW
1898 return -EINVAL;
1899 }
1900
96835af9
BC
1901 /* For some modules, all optionnal clocks need to be enabled as well */
1902 if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
1903 _enable_optional_clocks(oh);
1904
bd36179e 1905 pr_debug("omap_hwmod: %s: resetting via OCP SOFTRESET\n", oh->name);
63c85238
PW
1906
1907 v = oh->_sysc_cache;
96835af9
BC
1908 ret = _set_softreset(oh, &v);
1909 if (ret)
1910 goto dis_opt_clks;
63c85238
PW
1911 _write_sysconfig(v, oh);
1912
d99de7f5
FGL
1913 if (oh->class->sysc->srst_udelay)
1914 udelay(oh->class->sysc->srst_udelay);
1915
613ad0e9 1916 c = _wait_softreset_complete(oh);
5365efbe 1917 if (c == MAX_MODULE_SOFTRESET_WAIT)
76e5589e
BC
1918 pr_warning("omap_hwmod: %s: softreset failed (waited %d usec)\n",
1919 oh->name, MAX_MODULE_SOFTRESET_WAIT);
63c85238 1920 else
5365efbe 1921 pr_debug("omap_hwmod: %s: softreset in %d usec\n", oh->name, c);
63c85238
PW
1922
1923 /*
1924 * XXX add _HWMOD_STATE_WEDGED for modules that don't come back from
1925 * _wait_target_ready() or _reset()
1926 */
1927
96835af9
BC
1928 ret = (c == MAX_MODULE_SOFTRESET_WAIT) ? -ETIMEDOUT : 0;
1929
1930dis_opt_clks:
1931 if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
1932 _disable_optional_clocks(oh);
1933
1934 return ret;
63c85238
PW
1935}
1936
bd36179e
PW
1937/**
1938 * _reset - reset an omap_hwmod
1939 * @oh: struct omap_hwmod *
1940 *
30e105c0
PW
1941 * Resets an omap_hwmod @oh. If the module has a custom reset
1942 * function pointer defined, then call it to reset the IP block, and
1943 * pass along its return value to the caller. Otherwise, if the IP
1944 * block has an OCP_SYSCONFIG register with a SOFTRESET bitfield
1945 * associated with it, call a function to reset the IP block via that
1946 * method, and pass along the return value to the caller. Finally, if
1947 * the IP block has some hardreset lines associated with it, assert
1948 * all of those, but do _not_ deassert them. (This is because driver
1949 * authors have expressed an apparent requirement to control the
1950 * deassertion of the hardreset lines themselves.)
1951 *
1952 * The default software reset mechanism for most OMAP IP blocks is
1953 * triggered via the OCP_SYSCONFIG.SOFTRESET bit. However, some
1954 * hwmods cannot be reset via this method. Some are not targets and
1955 * therefore have no OCP header registers to access. Others (like the
1956 * IVA) have idiosyncratic reset sequences. So for these relatively
1957 * rare cases, custom reset code can be supplied in the struct
6668546f
KVA
1958 * omap_hwmod_class .reset function pointer.
1959 *
1960 * _set_dmadisable() is called to set the DMADISABLE bit so that it
1961 * does not prevent idling of the system. This is necessary for cases
1962 * where ROMCODE/BOOTLOADER uses dma and transfers control to the
1963 * kernel without disabling dma.
1964 *
1965 * Passes along the return value from either _ocp_softreset() or the
1966 * custom reset function - these must return -EINVAL if the hwmod
1967 * cannot be reset this way or if the hwmod is in the wrong state,
1968 * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
bd36179e
PW
1969 */
1970static int _reset(struct omap_hwmod *oh)
1971{
30e105c0 1972 int i, r;
bd36179e
PW
1973
1974 pr_debug("omap_hwmod: %s: resetting\n", oh->name);
1975
30e105c0
PW
1976 if (oh->class->reset) {
1977 r = oh->class->reset(oh);
1978 } else {
1979 if (oh->rst_lines_cnt > 0) {
1980 for (i = 0; i < oh->rst_lines_cnt; i++)
1981 _assert_hardreset(oh, oh->rst_lines[i].name);
1982 return 0;
1983 } else {
1984 r = _ocp_softreset(oh);
1985 if (r == -ENOENT)
1986 r = 0;
1987 }
1988 }
1989
6668546f
KVA
1990 _set_dmadisable(oh);
1991
9c8b0ec7 1992 /*
30e105c0
PW
1993 * OCP_SYSCONFIG bits need to be reprogrammed after a
1994 * softreset. The _enable() function should be split to avoid
1995 * the rewrite of the OCP_SYSCONFIG register.
9c8b0ec7 1996 */
2800852a
RN
1997 if (oh->class->sysc) {
1998 _update_sysc_cache(oh);
1999 _enable_sysc(oh);
2000 }
2001
30e105c0 2002 return r;
bd36179e
PW
2003}
2004
5165882a
VB
2005/**
2006 * _reconfigure_io_chain - clear any I/O chain wakeups and reconfigure chain
2007 *
2008 * Call the appropriate PRM function to clear any logged I/O chain
2009 * wakeups and to reconfigure the chain. This apparently needs to be
2010 * done upon every mux change. Since hwmods can be concurrently
2011 * enabled and idled, hold a spinlock around the I/O chain
2012 * reconfiguration sequence. No return value.
2013 *
2014 * XXX When the PRM code is moved to drivers, this function can be removed,
2015 * as the PRM infrastructure should abstract this.
2016 */
2017static void _reconfigure_io_chain(void)
2018{
2019 unsigned long flags;
2020
2021 spin_lock_irqsave(&io_chain_lock, flags);
2022
2023 if (cpu_is_omap34xx() && omap3_has_io_chain_ctrl())
2024 omap3xxx_prm_reconfigure_io_chain();
2025 else if (cpu_is_omap44xx())
2026 omap44xx_prm_reconfigure_io_chain();
2027
2028 spin_unlock_irqrestore(&io_chain_lock, flags);
2029}
2030
e6d3a8b0
RN
2031/**
2032 * _omap4_update_context_lost - increment hwmod context loss counter if
2033 * hwmod context was lost, and clear hardware context loss reg
2034 * @oh: hwmod to check for context loss
2035 *
2036 * If the PRCM indicates that the hwmod @oh lost context, increment
2037 * our in-memory context loss counter, and clear the RM_*_CONTEXT
2038 * bits. No return value.
2039 */
2040static void _omap4_update_context_lost(struct omap_hwmod *oh)
2041{
2042 if (oh->prcm.omap4.flags & HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT)
2043 return;
2044
2045 if (!prm_was_any_context_lost_old(oh->clkdm->pwrdm.ptr->prcm_partition,
2046 oh->clkdm->pwrdm.ptr->prcm_offs,
2047 oh->prcm.omap4.context_offs))
2048 return;
2049
2050 oh->prcm.omap4.context_lost_counter++;
2051 prm_clear_context_loss_flags_old(oh->clkdm->pwrdm.ptr->prcm_partition,
2052 oh->clkdm->pwrdm.ptr->prcm_offs,
2053 oh->prcm.omap4.context_offs);
2054}
2055
2056/**
2057 * _omap4_get_context_lost - get context loss counter for a hwmod
2058 * @oh: hwmod to get context loss counter for
2059 *
2060 * Returns the in-memory context loss counter for a hwmod.
2061 */
2062static int _omap4_get_context_lost(struct omap_hwmod *oh)
2063{
2064 return oh->prcm.omap4.context_lost_counter;
2065}
2066
6d266f63
PW
2067/**
2068 * _enable_preprogram - Pre-program an IP block during the _enable() process
2069 * @oh: struct omap_hwmod *
2070 *
2071 * Some IP blocks (such as AESS) require some additional programming
2072 * after enable before they can enter idle. If a function pointer to
2073 * do so is present in the hwmod data, then call it and pass along the
2074 * return value; otherwise, return 0.
2075 */
2076static int __init _enable_preprogram(struct omap_hwmod *oh)
2077{
2078 if (!oh->class->enable_preprogram)
2079 return 0;
2080
2081 return oh->class->enable_preprogram(oh);
2082}
2083
63c85238 2084/**
dc6d1cda 2085 * _enable - enable an omap_hwmod
63c85238
PW
2086 * @oh: struct omap_hwmod *
2087 *
2088 * Enables an omap_hwmod @oh such that the MPU can access the hwmod's
dc6d1cda
PW
2089 * register target. Returns -EINVAL if the hwmod is in the wrong
2090 * state or passes along the return value of _wait_target_ready().
63c85238 2091 */
dc6d1cda 2092static int _enable(struct omap_hwmod *oh)
63c85238 2093{
747834ab 2094 int r;
665d0013 2095 int hwsup = 0;
63c85238 2096
34617e2a
BC
2097 pr_debug("omap_hwmod: %s: enabling\n", oh->name);
2098
aacf0941 2099 /*
64813c3f
PW
2100 * hwmods with HWMOD_INIT_NO_IDLE flag set are left in enabled
2101 * state at init. Now that someone is really trying to enable
2102 * them, just ensure that the hwmod mux is set.
aacf0941
RN
2103 */
2104 if (oh->_int_flags & _HWMOD_SKIP_ENABLE) {
2105 /*
2106 * If the caller has mux data populated, do the mux'ing
2107 * which wouldn't have been done as part of the _enable()
2108 * done during setup.
2109 */
2110 if (oh->mux)
2111 omap_hwmod_mux(oh->mux, _HWMOD_STATE_ENABLED);
2112
2113 oh->_int_flags &= ~_HWMOD_SKIP_ENABLE;
2114 return 0;
2115 }
2116
63c85238
PW
2117 if (oh->_state != _HWMOD_STATE_INITIALIZED &&
2118 oh->_state != _HWMOD_STATE_IDLE &&
2119 oh->_state != _HWMOD_STATE_DISABLED) {
4f8a428d
RK
2120 WARN(1, "omap_hwmod: %s: enabled state can only be entered from initialized, idle, or disabled state\n",
2121 oh->name);
63c85238
PW
2122 return -EINVAL;
2123 }
2124
31f62866 2125 /*
eb05f691 2126 * If an IP block contains HW reset lines and all of them are
747834ab
PW
2127 * asserted, we let integration code associated with that
2128 * block handle the enable. We've received very little
2129 * information on what those driver authors need, and until
2130 * detailed information is provided and the driver code is
2131 * posted to the public lists, this is probably the best we
2132 * can do.
31f62866 2133 */
eb05f691 2134 if (_are_all_hardreset_lines_asserted(oh))
747834ab 2135 return 0;
63c85238 2136
665d0013
RN
2137 /* Mux pins for device runtime if populated */
2138 if (oh->mux && (!oh->mux->enabled ||
2139 ((oh->_state == _HWMOD_STATE_IDLE) &&
5165882a 2140 oh->mux->pads_dynamic))) {
665d0013 2141 omap_hwmod_mux(oh->mux, _HWMOD_STATE_ENABLED);
5165882a
VB
2142 _reconfigure_io_chain();
2143 }
665d0013
RN
2144
2145 _add_initiator_dep(oh, mpu_oh);
34617e2a 2146
665d0013
RN
2147 if (oh->clkdm) {
2148 /*
2149 * A clockdomain must be in SW_SUP before enabling
2150 * completely the module. The clockdomain can be set
2151 * in HW_AUTO only when the module become ready.
2152 */
b71c7217
PW
2153 hwsup = clkdm_in_hwsup(oh->clkdm) &&
2154 !clkdm_missing_idle_reporting(oh->clkdm);
665d0013
RN
2155 r = clkdm_hwmod_enable(oh->clkdm, oh);
2156 if (r) {
2157 WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
2158 oh->name, oh->clkdm->name, r);
2159 return r;
2160 }
34617e2a 2161 }
665d0013
RN
2162
2163 _enable_clocks(oh);
9ebfd285
KH
2164 if (soc_ops.enable_module)
2165 soc_ops.enable_module(oh);
fa200222 2166 if (oh->flags & HWMOD_BLOCK_WFI)
f7b861b7 2167 cpu_idle_poll_ctrl(true);
34617e2a 2168
e6d3a8b0
RN
2169 if (soc_ops.update_context_lost)
2170 soc_ops.update_context_lost(oh);
2171
8f6aa8ee
KH
2172 r = (soc_ops.wait_target_ready) ? soc_ops.wait_target_ready(oh) :
2173 -EINVAL;
665d0013
RN
2174 if (!r) {
2175 /*
2176 * Set the clockdomain to HW_AUTO only if the target is ready,
2177 * assuming that the previous state was HW_AUTO
2178 */
2179 if (oh->clkdm && hwsup)
2180 clkdm_allow_idle(oh->clkdm);
2181
2182 oh->_state = _HWMOD_STATE_ENABLED;
2183
2184 /* Access the sysconfig only if the target is ready */
2185 if (oh->class->sysc) {
2186 if (!(oh->_int_flags & _HWMOD_SYSCONFIG_LOADED))
2187 _update_sysc_cache(oh);
2188 _enable_sysc(oh);
2189 }
6d266f63 2190 r = _enable_preprogram(oh);
665d0013 2191 } else {
2577a4a6
PW
2192 if (soc_ops.disable_module)
2193 soc_ops.disable_module(oh);
665d0013
RN
2194 _disable_clocks(oh);
2195 pr_debug("omap_hwmod: %s: _wait_target_ready: %d\n",
2196 oh->name, r);
34617e2a 2197
665d0013
RN
2198 if (oh->clkdm)
2199 clkdm_hwmod_disable(oh->clkdm, oh);
9a23dfe1
BC
2200 }
2201
63c85238
PW
2202 return r;
2203}
2204
2205/**
dc6d1cda 2206 * _idle - idle an omap_hwmod
63c85238
PW
2207 * @oh: struct omap_hwmod *
2208 *
2209 * Idles an omap_hwmod @oh. This should be called once the hwmod has
dc6d1cda
PW
2210 * no further work. Returns -EINVAL if the hwmod is in the wrong
2211 * state or returns 0.
63c85238 2212 */
dc6d1cda 2213static int _idle(struct omap_hwmod *oh)
63c85238 2214{
34617e2a
BC
2215 pr_debug("omap_hwmod: %s: idling\n", oh->name);
2216
63c85238 2217 if (oh->_state != _HWMOD_STATE_ENABLED) {
4f8a428d
RK
2218 WARN(1, "omap_hwmod: %s: idle state can only be entered from enabled state\n",
2219 oh->name);
63c85238
PW
2220 return -EINVAL;
2221 }
2222
eb05f691 2223 if (_are_all_hardreset_lines_asserted(oh))
747834ab
PW
2224 return 0;
2225
43b40992 2226 if (oh->class->sysc)
74ff3a68 2227 _idle_sysc(oh);
63c85238 2228 _del_initiator_dep(oh, mpu_oh);
bfc141e3 2229
fa200222 2230 if (oh->flags & HWMOD_BLOCK_WFI)
f7b861b7 2231 cpu_idle_poll_ctrl(false);
9ebfd285
KH
2232 if (soc_ops.disable_module)
2233 soc_ops.disable_module(oh);
bfc141e3 2234
45c38252
BC
2235 /*
2236 * The module must be in idle mode before disabling any parents
2237 * clocks. Otherwise, the parent clock might be disabled before
2238 * the module transition is done, and thus will prevent the
2239 * transition to complete properly.
2240 */
2241 _disable_clocks(oh);
665d0013
RN
2242 if (oh->clkdm)
2243 clkdm_hwmod_disable(oh->clkdm, oh);
63c85238 2244
8d9af88f 2245 /* Mux pins for device idle if populated */
5165882a 2246 if (oh->mux && oh->mux->pads_dynamic) {
8d9af88f 2247 omap_hwmod_mux(oh->mux, _HWMOD_STATE_IDLE);
5165882a
VB
2248 _reconfigure_io_chain();
2249 }
8d9af88f 2250
63c85238
PW
2251 oh->_state = _HWMOD_STATE_IDLE;
2252
2253 return 0;
2254}
2255
9599217a
KVA
2256/**
2257 * omap_hwmod_set_ocp_autoidle - set the hwmod's OCP autoidle bit
2258 * @oh: struct omap_hwmod *
2259 * @autoidle: desired AUTOIDLE bitfield value (0 or 1)
2260 *
2261 * Sets the IP block's OCP autoidle bit in hardware, and updates our
2262 * local copy. Intended to be used by drivers that require
2263 * direct manipulation of the AUTOIDLE bits.
2264 * Returns -EINVAL if @oh is null or is not in the ENABLED state, or passes
2265 * along the return value from _set_module_autoidle().
2266 *
2267 * Any users of this function should be scrutinized carefully.
2268 */
2269int omap_hwmod_set_ocp_autoidle(struct omap_hwmod *oh, u8 autoidle)
2270{
2271 u32 v;
2272 int retval = 0;
2273 unsigned long flags;
2274
2275 if (!oh || oh->_state != _HWMOD_STATE_ENABLED)
2276 return -EINVAL;
2277
2278 spin_lock_irqsave(&oh->_lock, flags);
2279
2280 v = oh->_sysc_cache;
2281
2282 retval = _set_module_autoidle(oh, autoidle, &v);
2283
2284 if (!retval)
2285 _write_sysconfig(v, oh);
2286
2287 spin_unlock_irqrestore(&oh->_lock, flags);
2288
2289 return retval;
2290}
2291
63c85238
PW
2292/**
2293 * _shutdown - shutdown an omap_hwmod
2294 * @oh: struct omap_hwmod *
2295 *
2296 * Shut down an omap_hwmod @oh. This should be called when the driver
2297 * used for the hwmod is removed or unloaded or if the driver is not
2298 * used by the system. Returns -EINVAL if the hwmod is in the wrong
2299 * state or returns 0.
2300 */
2301static int _shutdown(struct omap_hwmod *oh)
2302{
9c8b0ec7 2303 int ret, i;
e4dc8f50
PW
2304 u8 prev_state;
2305
63c85238
PW
2306 if (oh->_state != _HWMOD_STATE_IDLE &&
2307 oh->_state != _HWMOD_STATE_ENABLED) {
4f8a428d
RK
2308 WARN(1, "omap_hwmod: %s: disabled state can only be entered from idle, or enabled state\n",
2309 oh->name);
63c85238
PW
2310 return -EINVAL;
2311 }
2312
eb05f691 2313 if (_are_all_hardreset_lines_asserted(oh))
747834ab
PW
2314 return 0;
2315
63c85238
PW
2316 pr_debug("omap_hwmod: %s: disabling\n", oh->name);
2317
e4dc8f50
PW
2318 if (oh->class->pre_shutdown) {
2319 prev_state = oh->_state;
2320 if (oh->_state == _HWMOD_STATE_IDLE)
dc6d1cda 2321 _enable(oh);
e4dc8f50
PW
2322 ret = oh->class->pre_shutdown(oh);
2323 if (ret) {
2324 if (prev_state == _HWMOD_STATE_IDLE)
dc6d1cda 2325 _idle(oh);
e4dc8f50
PW
2326 return ret;
2327 }
2328 }
2329
6481c73c
MV
2330 if (oh->class->sysc) {
2331 if (oh->_state == _HWMOD_STATE_IDLE)
2332 _enable(oh);
74ff3a68 2333 _shutdown_sysc(oh);
6481c73c 2334 }
5365efbe 2335
3827f949
BC
2336 /* clocks and deps are already disabled in idle */
2337 if (oh->_state == _HWMOD_STATE_ENABLED) {
2338 _del_initiator_dep(oh, mpu_oh);
2339 /* XXX what about the other system initiators here? dma, dsp */
fa200222 2340 if (oh->flags & HWMOD_BLOCK_WFI)
f7b861b7 2341 cpu_idle_poll_ctrl(false);
9ebfd285
KH
2342 if (soc_ops.disable_module)
2343 soc_ops.disable_module(oh);
45c38252 2344 _disable_clocks(oh);
665d0013
RN
2345 if (oh->clkdm)
2346 clkdm_hwmod_disable(oh->clkdm, oh);
3827f949 2347 }
63c85238
PW
2348 /* XXX Should this code also force-disable the optional clocks? */
2349
9c8b0ec7
PW
2350 for (i = 0; i < oh->rst_lines_cnt; i++)
2351 _assert_hardreset(oh, oh->rst_lines[i].name);
31f62866 2352
8d9af88f
TL
2353 /* Mux pins to safe mode or use populated off mode values */
2354 if (oh->mux)
2355 omap_hwmod_mux(oh->mux, _HWMOD_STATE_DISABLED);
63c85238
PW
2356
2357 oh->_state = _HWMOD_STATE_DISABLED;
2358
2359 return 0;
2360}
2361
079abade
SS
2362/**
2363 * of_dev_hwmod_lookup - look up needed hwmod from dt blob
2364 * @np: struct device_node *
2365 * @oh: struct omap_hwmod *
2366 *
2367 * Parse the dt blob and find out needed hwmod. Recursive function is
2368 * implemented to take care hierarchical dt blob parsing.
2369 * Return: The device node on success or NULL on failure.
2370 */
2371static struct device_node *of_dev_hwmod_lookup(struct device_node *np,
2372 struct omap_hwmod *oh)
2373{
2374 struct device_node *np0 = NULL, *np1 = NULL;
2375 const char *p;
2376
2377 for_each_child_of_node(np, np0) {
2378 if (of_find_property(np0, "ti,hwmods", NULL)) {
2379 p = of_get_property(np0, "ti,hwmods", NULL);
2380 if (!strcmp(p, oh->name))
2381 return np0;
2382 np1 = of_dev_hwmod_lookup(np0, oh);
2383 if (np1)
2384 return np1;
2385 }
2386 }
2387 return NULL;
2388}
2389
381d033a
PW
2390/**
2391 * _init_mpu_rt_base - populate the virtual address for a hwmod
2392 * @oh: struct omap_hwmod * to locate the virtual address
2393 *
2394 * Cache the virtual address used by the MPU to access this IP block's
2395 * registers. This address is needed early so the OCP registers that
2396 * are part of the device's address space can be ioremapped properly.
2397 * No return value.
2398 */
2399static void __init _init_mpu_rt_base(struct omap_hwmod *oh, void *data)
2400{
c9aafd23 2401 struct omap_hwmod_addr_space *mem;
079abade
SS
2402 void __iomem *va_start = NULL;
2403 struct device_node *np;
c9aafd23
PW
2404
2405 if (!oh)
2406 return;
2407
2221b5cd
PW
2408 _save_mpu_port_index(oh);
2409
381d033a
PW
2410 if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
2411 return;
2412
c9aafd23
PW
2413 mem = _find_mpu_rt_addr_space(oh);
2414 if (!mem) {
2415 pr_debug("omap_hwmod: %s: no MPU register target found\n",
2416 oh->name);
079abade
SS
2417
2418 /* Extract the IO space from device tree blob */
2419 if (!of_have_populated_dt())
2420 return;
2421
2422 np = of_dev_hwmod_lookup(of_find_node_by_name(NULL, "ocp"), oh);
2423 if (np)
2424 va_start = of_iomap(np, 0);
2425 } else {
2426 va_start = ioremap(mem->pa_start, mem->pa_end - mem->pa_start);
c9aafd23
PW
2427 }
2428
c9aafd23
PW
2429 if (!va_start) {
2430 pr_err("omap_hwmod: %s: Could not ioremap\n", oh->name);
2431 return;
2432 }
2433
2434 pr_debug("omap_hwmod: %s: MPU register target at va %p\n",
2435 oh->name, va_start);
2436
2437 oh->_mpu_rt_va = va_start;
381d033a
PW
2438}
2439
2440/**
2441 * _init - initialize internal data for the hwmod @oh
2442 * @oh: struct omap_hwmod *
2443 * @n: (unused)
2444 *
2445 * Look up the clocks and the address space used by the MPU to access
2446 * registers belonging to the hwmod @oh. @oh must already be
2447 * registered at this point. This is the first of two phases for
2448 * hwmod initialization. Code called here does not touch any hardware
2449 * registers, it simply prepares internal data structures. Returns 0
2450 * upon success or if the hwmod isn't registered, or -EINVAL upon
2451 * failure.
2452 */
2453static int __init _init(struct omap_hwmod *oh, void *data)
2454{
2455 int r;
2456
2457 if (oh->_state != _HWMOD_STATE_REGISTERED)
2458 return 0;
2459
97597b96
SS
2460 if (oh->class->sysc)
2461 _init_mpu_rt_base(oh, NULL);
381d033a
PW
2462
2463 r = _init_clocks(oh, NULL);
c48cd659 2464 if (r < 0) {
381d033a
PW
2465 WARN(1, "omap_hwmod: %s: couldn't init clocks\n", oh->name);
2466 return -EINVAL;
2467 }
2468
2469 oh->_state = _HWMOD_STATE_INITIALIZED;
2470
2471 return 0;
2472}
2473
63c85238 2474/**
64813c3f 2475 * _setup_iclk_autoidle - configure an IP block's interface clocks
63c85238
PW
2476 * @oh: struct omap_hwmod *
2477 *
64813c3f
PW
2478 * Set up the module's interface clocks. XXX This function is still mostly
2479 * a stub; implementing this properly requires iclk autoidle usecounting in
2480 * the clock code. No return value.
63c85238 2481 */
64813c3f 2482static void __init _setup_iclk_autoidle(struct omap_hwmod *oh)
63c85238 2483{
5d95dde7 2484 struct omap_hwmod_ocp_if *os;
11cd4b94 2485 struct list_head *p;
5d95dde7 2486 int i = 0;
381d033a 2487 if (oh->_state != _HWMOD_STATE_INITIALIZED)
64813c3f 2488 return;
48d54f3f 2489
11cd4b94 2490 p = oh->slave_ports.next;
63c85238 2491
5d95dde7 2492 while (i < oh->slaves_cnt) {
11cd4b94 2493 os = _fetch_next_ocp_if(&p, &i);
5d95dde7 2494 if (!os->_clk)
64813c3f 2495 continue;
63c85238 2496
64813c3f
PW
2497 if (os->flags & OCPIF_SWSUP_IDLE) {
2498 /* XXX omap_iclk_deny_idle(c); */
2499 } else {
2500 /* XXX omap_iclk_allow_idle(c); */
5d95dde7 2501 clk_enable(os->_clk);
63c85238
PW
2502 }
2503 }
2504
64813c3f
PW
2505 return;
2506}
2507
2508/**
2509 * _setup_reset - reset an IP block during the setup process
2510 * @oh: struct omap_hwmod *
2511 *
2512 * Reset the IP block corresponding to the hwmod @oh during the setup
2513 * process. The IP block is first enabled so it can be successfully
2514 * reset. Returns 0 upon success or a negative error code upon
2515 * failure.
2516 */
2517static int __init _setup_reset(struct omap_hwmod *oh)
2518{
2519 int r;
2520
2521 if (oh->_state != _HWMOD_STATE_INITIALIZED)
2522 return -EINVAL;
63c85238 2523
5fb3d522
PW
2524 if (oh->flags & HWMOD_EXT_OPT_MAIN_CLK)
2525 return -EPERM;
2526
747834ab
PW
2527 if (oh->rst_lines_cnt == 0) {
2528 r = _enable(oh);
2529 if (r) {
2530 pr_warning("omap_hwmod: %s: cannot be enabled for reset (%d)\n",
2531 oh->name, oh->_state);
2532 return -EINVAL;
2533 }
9a23dfe1 2534 }
63c85238 2535
2800852a 2536 if (!(oh->flags & HWMOD_INIT_NO_RESET))
64813c3f
PW
2537 r = _reset(oh);
2538
2539 return r;
2540}
2541
2542/**
2543 * _setup_postsetup - transition to the appropriate state after _setup
2544 * @oh: struct omap_hwmod *
2545 *
2546 * Place an IP block represented by @oh into a "post-setup" state --
2547 * either IDLE, ENABLED, or DISABLED. ("post-setup" simply means that
2548 * this function is called at the end of _setup().) The postsetup
2549 * state for an IP block can be changed by calling
2550 * omap_hwmod_enter_postsetup_state() early in the boot process,
2551 * before one of the omap_hwmod_setup*() functions are called for the
2552 * IP block.
2553 *
2554 * The IP block stays in this state until a PM runtime-based driver is
2555 * loaded for that IP block. A post-setup state of IDLE is
2556 * appropriate for almost all IP blocks with runtime PM-enabled
2557 * drivers, since those drivers are able to enable the IP block. A
2558 * post-setup state of ENABLED is appropriate for kernels with PM
2559 * runtime disabled. The DISABLED state is appropriate for unusual IP
2560 * blocks such as the MPU WDTIMER on kernels without WDTIMER drivers
2561 * included, since the WDTIMER starts running on reset and will reset
2562 * the MPU if left active.
2563 *
2564 * This post-setup mechanism is deprecated. Once all of the OMAP
2565 * drivers have been converted to use PM runtime, and all of the IP
2566 * block data and interconnect data is available to the hwmod code, it
2567 * should be possible to replace this mechanism with a "lazy reset"
2568 * arrangement. In a "lazy reset" setup, each IP block is enabled
2569 * when the driver first probes, then all remaining IP blocks without
2570 * drivers are either shut down or enabled after the drivers have
2571 * loaded. However, this cannot take place until the above
2572 * preconditions have been met, since otherwise the late reset code
2573 * has no way of knowing which IP blocks are in use by drivers, and
2574 * which ones are unused.
2575 *
2576 * No return value.
2577 */
2578static void __init _setup_postsetup(struct omap_hwmod *oh)
2579{
2580 u8 postsetup_state;
2581
2582 if (oh->rst_lines_cnt > 0)
2583 return;
76e5589e 2584
2092e5cc
PW
2585 postsetup_state = oh->_postsetup_state;
2586 if (postsetup_state == _HWMOD_STATE_UNKNOWN)
2587 postsetup_state = _HWMOD_STATE_ENABLED;
2588
2589 /*
2590 * XXX HWMOD_INIT_NO_IDLE does not belong in hwmod data -
2591 * it should be set by the core code as a runtime flag during startup
2592 */
2593 if ((oh->flags & HWMOD_INIT_NO_IDLE) &&
aacf0941
RN
2594 (postsetup_state == _HWMOD_STATE_IDLE)) {
2595 oh->_int_flags |= _HWMOD_SKIP_ENABLE;
2092e5cc 2596 postsetup_state = _HWMOD_STATE_ENABLED;
aacf0941 2597 }
2092e5cc
PW
2598
2599 if (postsetup_state == _HWMOD_STATE_IDLE)
dc6d1cda 2600 _idle(oh);
2092e5cc
PW
2601 else if (postsetup_state == _HWMOD_STATE_DISABLED)
2602 _shutdown(oh);
2603 else if (postsetup_state != _HWMOD_STATE_ENABLED)
2604 WARN(1, "hwmod: %s: unknown postsetup state %d! defaulting to enabled\n",
2605 oh->name, postsetup_state);
63c85238 2606
64813c3f
PW
2607 return;
2608}
2609
2610/**
2611 * _setup - prepare IP block hardware for use
2612 * @oh: struct omap_hwmod *
2613 * @n: (unused, pass NULL)
2614 *
2615 * Configure the IP block represented by @oh. This may include
2616 * enabling the IP block, resetting it, and placing it into a
2617 * post-setup state, depending on the type of IP block and applicable
2618 * flags. IP blocks are reset to prevent any previous configuration
2619 * by the bootloader or previous operating system from interfering
2620 * with power management or other parts of the system. The reset can
2621 * be avoided; see omap_hwmod_no_setup_reset(). This is the second of
2622 * two phases for hwmod initialization. Code called here generally
2623 * affects the IP block hardware, or system integration hardware
2624 * associated with the IP block. Returns 0.
2625 */
2626static int __init _setup(struct omap_hwmod *oh, void *data)
2627{
2628 if (oh->_state != _HWMOD_STATE_INITIALIZED)
2629 return 0;
2630
2631 _setup_iclk_autoidle(oh);
2632
2633 if (!_setup_reset(oh))
2634 _setup_postsetup(oh);
2635
63c85238
PW
2636 return 0;
2637}
2638
63c85238 2639/**
0102b627 2640 * _register - register a struct omap_hwmod
63c85238
PW
2641 * @oh: struct omap_hwmod *
2642 *
43b40992
PW
2643 * Registers the omap_hwmod @oh. Returns -EEXIST if an omap_hwmod
2644 * already has been registered by the same name; -EINVAL if the
2645 * omap_hwmod is in the wrong state, if @oh is NULL, if the
2646 * omap_hwmod's class field is NULL; if the omap_hwmod is missing a
2647 * name, or if the omap_hwmod's class is missing a name; or 0 upon
2648 * success.
63c85238
PW
2649 *
2650 * XXX The data should be copied into bootmem, so the original data
2651 * should be marked __initdata and freed after init. This would allow
2652 * unneeded omap_hwmods to be freed on multi-OMAP configurations. Note
2653 * that the copy process would be relatively complex due to the large number
2654 * of substructures.
2655 */
01592df9 2656static int __init _register(struct omap_hwmod *oh)
63c85238 2657{
43b40992
PW
2658 if (!oh || !oh->name || !oh->class || !oh->class->name ||
2659 (oh->_state != _HWMOD_STATE_UNKNOWN))
63c85238
PW
2660 return -EINVAL;
2661
63c85238
PW
2662 pr_debug("omap_hwmod: %s: registering\n", oh->name);
2663
ce35b244
BC
2664 if (_lookup(oh->name))
2665 return -EEXIST;
63c85238 2666
63c85238
PW
2667 list_add_tail(&oh->node, &omap_hwmod_list);
2668
2221b5cd
PW
2669 INIT_LIST_HEAD(&oh->master_ports);
2670 INIT_LIST_HEAD(&oh->slave_ports);
dc6d1cda 2671 spin_lock_init(&oh->_lock);
2092e5cc 2672
63c85238
PW
2673 oh->_state = _HWMOD_STATE_REGISTERED;
2674
569edd70
PW
2675 /*
2676 * XXX Rather than doing a strcmp(), this should test a flag
2677 * set in the hwmod data, inserted by the autogenerator code.
2678 */
2679 if (!strcmp(oh->name, MPU_INITIATOR_NAME))
2680 mpu_oh = oh;
63c85238 2681
569edd70 2682 return 0;
63c85238
PW
2683}
2684
2221b5cd
PW
2685/**
2686 * _alloc_links - return allocated memory for hwmod links
2687 * @ml: pointer to a struct omap_hwmod_link * for the master link
2688 * @sl: pointer to a struct omap_hwmod_link * for the slave link
2689 *
2690 * Return pointers to two struct omap_hwmod_link records, via the
2691 * addresses pointed to by @ml and @sl. Will first attempt to return
2692 * memory allocated as part of a large initial block, but if that has
2693 * been exhausted, will allocate memory itself. Since ideally this
2694 * second allocation path will never occur, the number of these
2695 * 'supplemental' allocations will be logged when debugging is
2696 * enabled. Returns 0.
2697 */
2698static int __init _alloc_links(struct omap_hwmod_link **ml,
2699 struct omap_hwmod_link **sl)
2700{
2701 unsigned int sz;
2702
2703 if ((free_ls + LINKS_PER_OCP_IF) <= max_ls) {
2704 *ml = &linkspace[free_ls++];
2705 *sl = &linkspace[free_ls++];
2706 return 0;
2707 }
2708
2709 sz = sizeof(struct omap_hwmod_link) * LINKS_PER_OCP_IF;
2710
2711 *sl = NULL;
2712 *ml = alloc_bootmem(sz);
2713
2714 memset(*ml, 0, sz);
2715
2716 *sl = (void *)(*ml) + sizeof(struct omap_hwmod_link);
2717
2718 ls_supp++;
2719 pr_debug("omap_hwmod: supplemental link allocations needed: %d\n",
2720 ls_supp * LINKS_PER_OCP_IF);
2721
2722 return 0;
2723};
2724
2725/**
2726 * _add_link - add an interconnect between two IP blocks
2727 * @oi: pointer to a struct omap_hwmod_ocp_if record
2728 *
2729 * Add struct omap_hwmod_link records connecting the master IP block
2730 * specified in @oi->master to @oi, and connecting the slave IP block
2731 * specified in @oi->slave to @oi. This code is assumed to run before
2732 * preemption or SMP has been enabled, thus avoiding the need for
2733 * locking in this code. Changes to this assumption will require
2734 * additional locking. Returns 0.
2735 */
2736static int __init _add_link(struct omap_hwmod_ocp_if *oi)
2737{
2738 struct omap_hwmod_link *ml, *sl;
2739
2740 pr_debug("omap_hwmod: %s -> %s: adding link\n", oi->master->name,
2741 oi->slave->name);
2742
2743 _alloc_links(&ml, &sl);
2744
2745 ml->ocp_if = oi;
2746 INIT_LIST_HEAD(&ml->node);
2747 list_add(&ml->node, &oi->master->master_ports);
2748 oi->master->masters_cnt++;
2749
2750 sl->ocp_if = oi;
2751 INIT_LIST_HEAD(&sl->node);
2752 list_add(&sl->node, &oi->slave->slave_ports);
2753 oi->slave->slaves_cnt++;
2754
2755 return 0;
2756}
2757
2758/**
2759 * _register_link - register a struct omap_hwmod_ocp_if
2760 * @oi: struct omap_hwmod_ocp_if *
2761 *
2762 * Registers the omap_hwmod_ocp_if record @oi. Returns -EEXIST if it
2763 * has already been registered; -EINVAL if @oi is NULL or if the
2764 * record pointed to by @oi is missing required fields; or 0 upon
2765 * success.
2766 *
2767 * XXX The data should be copied into bootmem, so the original data
2768 * should be marked __initdata and freed after init. This would allow
2769 * unneeded omap_hwmods to be freed on multi-OMAP configurations.
2770 */
2771static int __init _register_link(struct omap_hwmod_ocp_if *oi)
2772{
2773 if (!oi || !oi->master || !oi->slave || !oi->user)
2774 return -EINVAL;
2775
2776 if (oi->_int_flags & _OCPIF_INT_FLAGS_REGISTERED)
2777 return -EEXIST;
2778
2779 pr_debug("omap_hwmod: registering link from %s to %s\n",
2780 oi->master->name, oi->slave->name);
2781
2782 /*
2783 * Register the connected hwmods, if they haven't been
2784 * registered already
2785 */
2786 if (oi->master->_state != _HWMOD_STATE_REGISTERED)
2787 _register(oi->master);
2788
2789 if (oi->slave->_state != _HWMOD_STATE_REGISTERED)
2790 _register(oi->slave);
2791
2792 _add_link(oi);
2793
2794 oi->_int_flags |= _OCPIF_INT_FLAGS_REGISTERED;
2795
2796 return 0;
2797}
2798
2799/**
2800 * _alloc_linkspace - allocate large block of hwmod links
2801 * @ois: pointer to an array of struct omap_hwmod_ocp_if records to count
2802 *
2803 * Allocate a large block of struct omap_hwmod_link records. This
2804 * improves boot time significantly by avoiding the need to allocate
2805 * individual records one by one. If the number of records to
2806 * allocate in the block hasn't been manually specified, this function
2807 * will count the number of struct omap_hwmod_ocp_if records in @ois
2808 * and use that to determine the allocation size. For SoC families
2809 * that require multiple list registrations, such as OMAP3xxx, this
2810 * estimation process isn't optimal, so manual estimation is advised
2811 * in those cases. Returns -EEXIST if the allocation has already occurred
2812 * or 0 upon success.
2813 */
2814static int __init _alloc_linkspace(struct omap_hwmod_ocp_if **ois)
2815{
2816 unsigned int i = 0;
2817 unsigned int sz;
2818
2819 if (linkspace) {
2820 WARN(1, "linkspace already allocated\n");
2821 return -EEXIST;
2822 }
2823
2824 if (max_ls == 0)
2825 while (ois[i++])
2826 max_ls += LINKS_PER_OCP_IF;
2827
2828 sz = sizeof(struct omap_hwmod_link) * max_ls;
2829
2830 pr_debug("omap_hwmod: %s: allocating %d byte linkspace (%d links)\n",
2831 __func__, sz, max_ls);
2832
2833 linkspace = alloc_bootmem(sz);
2834
2835 memset(linkspace, 0, sz);
2836
2837 return 0;
2838}
0102b627 2839
8f6aa8ee
KH
2840/* Static functions intended only for use in soc_ops field function pointers */
2841
2842/**
ff4ae5d9 2843 * _omap2xxx_wait_target_ready - wait for a module to leave slave idle
8f6aa8ee
KH
2844 * @oh: struct omap_hwmod *
2845 *
2846 * Wait for a module @oh to leave slave idle. Returns 0 if the module
2847 * does not have an IDLEST bit or if the module successfully leaves
2848 * slave idle; otherwise, pass along the return value of the
2849 * appropriate *_cm*_wait_module_ready() function.
2850 */
ff4ae5d9 2851static int _omap2xxx_wait_target_ready(struct omap_hwmod *oh)
8f6aa8ee
KH
2852{
2853 if (!oh)
2854 return -EINVAL;
2855
2856 if (oh->flags & HWMOD_NO_IDLEST)
2857 return 0;
2858
2859 if (!_find_mpu_rt_port(oh))
2860 return 0;
2861
2862 /* XXX check module SIDLEMODE, hardreset status, enabled clocks */
2863
ff4ae5d9
PW
2864 return omap2xxx_cm_wait_module_ready(oh->prcm.omap2.module_offs,
2865 oh->prcm.omap2.idlest_reg_id,
2866 oh->prcm.omap2.idlest_idle_bit);
2867}
2868
2869/**
2870 * _omap3xxx_wait_target_ready - wait for a module to leave slave idle
2871 * @oh: struct omap_hwmod *
2872 *
2873 * Wait for a module @oh to leave slave idle. Returns 0 if the module
2874 * does not have an IDLEST bit or if the module successfully leaves
2875 * slave idle; otherwise, pass along the return value of the
2876 * appropriate *_cm*_wait_module_ready() function.
2877 */
2878static int _omap3xxx_wait_target_ready(struct omap_hwmod *oh)
2879{
2880 if (!oh)
2881 return -EINVAL;
2882
2883 if (oh->flags & HWMOD_NO_IDLEST)
2884 return 0;
2885
2886 if (!_find_mpu_rt_port(oh))
2887 return 0;
2888
2889 /* XXX check module SIDLEMODE, hardreset status, enabled clocks */
2890
2891 return omap3xxx_cm_wait_module_ready(oh->prcm.omap2.module_offs,
2892 oh->prcm.omap2.idlest_reg_id,
2893 oh->prcm.omap2.idlest_idle_bit);
8f6aa8ee
KH
2894}
2895
2896/**
2897 * _omap4_wait_target_ready - wait for a module to leave slave idle
2898 * @oh: struct omap_hwmod *
2899 *
2900 * Wait for a module @oh to leave slave idle. Returns 0 if the module
2901 * does not have an IDLEST bit or if the module successfully leaves
2902 * slave idle; otherwise, pass along the return value of the
2903 * appropriate *_cm*_wait_module_ready() function.
2904 */
2905static int _omap4_wait_target_ready(struct omap_hwmod *oh)
2906{
2b026d13 2907 if (!oh)
8f6aa8ee
KH
2908 return -EINVAL;
2909
2b026d13 2910 if (oh->flags & HWMOD_NO_IDLEST || !oh->clkdm)
8f6aa8ee
KH
2911 return 0;
2912
2913 if (!_find_mpu_rt_port(oh))
2914 return 0;
2915
2916 /* XXX check module SIDLEMODE, hardreset status */
2917
2918 return omap4_cminst_wait_module_ready(oh->clkdm->prcm_partition,
2919 oh->clkdm->cm_inst,
2920 oh->clkdm->clkdm_offs,
2921 oh->prcm.omap4.clkctrl_offs);
2922}
2923
1688bf19
VH
2924/**
2925 * _am33xx_wait_target_ready - wait for a module to leave slave idle
2926 * @oh: struct omap_hwmod *
2927 *
2928 * Wait for a module @oh to leave slave idle. Returns 0 if the module
2929 * does not have an IDLEST bit or if the module successfully leaves
2930 * slave idle; otherwise, pass along the return value of the
2931 * appropriate *_cm*_wait_module_ready() function.
2932 */
2933static int _am33xx_wait_target_ready(struct omap_hwmod *oh)
2934{
2935 if (!oh || !oh->clkdm)
2936 return -EINVAL;
2937
2938 if (oh->flags & HWMOD_NO_IDLEST)
2939 return 0;
2940
2941 if (!_find_mpu_rt_port(oh))
2942 return 0;
2943
2944 /* XXX check module SIDLEMODE, hardreset status */
2945
2946 return am33xx_cm_wait_module_ready(oh->clkdm->cm_inst,
2947 oh->clkdm->clkdm_offs,
2948 oh->prcm.omap4.clkctrl_offs);
2949}
2950
b8249cf2
KH
2951/**
2952 * _omap2_assert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
2953 * @oh: struct omap_hwmod * to assert hardreset
2954 * @ohri: hardreset line data
2955 *
2956 * Call omap2_prm_assert_hardreset() with parameters extracted from
2957 * the hwmod @oh and the hardreset line data @ohri. Only intended for
2958 * use as an soc_ops function pointer. Passes along the return value
2959 * from omap2_prm_assert_hardreset(). XXX This function is scheduled
2960 * for removal when the PRM code is moved into drivers/.
2961 */
2962static int _omap2_assert_hardreset(struct omap_hwmod *oh,
2963 struct omap_hwmod_rst_info *ohri)
2964{
2965 return omap2_prm_assert_hardreset(oh->prcm.omap2.module_offs,
2966 ohri->rst_shift);
2967}
2968
2969/**
2970 * _omap2_deassert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
2971 * @oh: struct omap_hwmod * to deassert hardreset
2972 * @ohri: hardreset line data
2973 *
2974 * Call omap2_prm_deassert_hardreset() with parameters extracted from
2975 * the hwmod @oh and the hardreset line data @ohri. Only intended for
2976 * use as an soc_ops function pointer. Passes along the return value
2977 * from omap2_prm_deassert_hardreset(). XXX This function is
2978 * scheduled for removal when the PRM code is moved into drivers/.
2979 */
2980static int _omap2_deassert_hardreset(struct omap_hwmod *oh,
2981 struct omap_hwmod_rst_info *ohri)
2982{
2983 return omap2_prm_deassert_hardreset(oh->prcm.omap2.module_offs,
2984 ohri->rst_shift,
2985 ohri->st_shift);
2986}
2987
2988/**
2989 * _omap2_is_hardreset_asserted - call OMAP2 PRM hardreset fn with hwmod args
2990 * @oh: struct omap_hwmod * to test hardreset
2991 * @ohri: hardreset line data
2992 *
2993 * Call omap2_prm_is_hardreset_asserted() with parameters extracted
2994 * from the hwmod @oh and the hardreset line data @ohri. Only
2995 * intended for use as an soc_ops function pointer. Passes along the
2996 * return value from omap2_prm_is_hardreset_asserted(). XXX This
2997 * function is scheduled for removal when the PRM code is moved into
2998 * drivers/.
2999 */
3000static int _omap2_is_hardreset_asserted(struct omap_hwmod *oh,
3001 struct omap_hwmod_rst_info *ohri)
3002{
3003 return omap2_prm_is_hardreset_asserted(oh->prcm.omap2.module_offs,
3004 ohri->st_shift);
3005}
3006
3007/**
3008 * _omap4_assert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
3009 * @oh: struct omap_hwmod * to assert hardreset
3010 * @ohri: hardreset line data
3011 *
3012 * Call omap4_prminst_assert_hardreset() with parameters extracted
3013 * from the hwmod @oh and the hardreset line data @ohri. Only
3014 * intended for use as an soc_ops function pointer. Passes along the
3015 * return value from omap4_prminst_assert_hardreset(). XXX This
3016 * function is scheduled for removal when the PRM code is moved into
3017 * drivers/.
3018 */
3019static int _omap4_assert_hardreset(struct omap_hwmod *oh,
3020 struct omap_hwmod_rst_info *ohri)
b8249cf2 3021{
07b3a139
PW
3022 if (!oh->clkdm)
3023 return -EINVAL;
3024
b8249cf2
KH
3025 return omap4_prminst_assert_hardreset(ohri->rst_shift,
3026 oh->clkdm->pwrdm.ptr->prcm_partition,
3027 oh->clkdm->pwrdm.ptr->prcm_offs,
3028 oh->prcm.omap4.rstctrl_offs);
3029}
3030
3031/**
3032 * _omap4_deassert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
3033 * @oh: struct omap_hwmod * to deassert hardreset
3034 * @ohri: hardreset line data
3035 *
3036 * Call omap4_prminst_deassert_hardreset() with parameters extracted
3037 * from the hwmod @oh and the hardreset line data @ohri. Only
3038 * intended for use as an soc_ops function pointer. Passes along the
3039 * return value from omap4_prminst_deassert_hardreset(). XXX This
3040 * function is scheduled for removal when the PRM code is moved into
3041 * drivers/.
3042 */
3043static int _omap4_deassert_hardreset(struct omap_hwmod *oh,
3044 struct omap_hwmod_rst_info *ohri)
3045{
07b3a139
PW
3046 if (!oh->clkdm)
3047 return -EINVAL;
3048
b8249cf2
KH
3049 if (ohri->st_shift)
3050 pr_err("omap_hwmod: %s: %s: hwmod data error: OMAP4 does not support st_shift\n",
3051 oh->name, ohri->name);
3052 return omap4_prminst_deassert_hardreset(ohri->rst_shift,
3053 oh->clkdm->pwrdm.ptr->prcm_partition,
3054 oh->clkdm->pwrdm.ptr->prcm_offs,
3055 oh->prcm.omap4.rstctrl_offs);
3056}
3057
3058/**
3059 * _omap4_is_hardreset_asserted - call OMAP4 PRM hardreset fn with hwmod args
3060 * @oh: struct omap_hwmod * to test hardreset
3061 * @ohri: hardreset line data
3062 *
3063 * Call omap4_prminst_is_hardreset_asserted() with parameters
3064 * extracted from the hwmod @oh and the hardreset line data @ohri.
3065 * Only intended for use as an soc_ops function pointer. Passes along
3066 * the return value from omap4_prminst_is_hardreset_asserted(). XXX
3067 * This function is scheduled for removal when the PRM code is moved
3068 * into drivers/.
3069 */
3070static int _omap4_is_hardreset_asserted(struct omap_hwmod *oh,
3071 struct omap_hwmod_rst_info *ohri)
3072{
07b3a139
PW
3073 if (!oh->clkdm)
3074 return -EINVAL;
3075
b8249cf2
KH
3076 return omap4_prminst_is_hardreset_asserted(ohri->rst_shift,
3077 oh->clkdm->pwrdm.ptr->prcm_partition,
3078 oh->clkdm->pwrdm.ptr->prcm_offs,
3079 oh->prcm.omap4.rstctrl_offs);
3080}
3081
1688bf19
VH
3082/**
3083 * _am33xx_assert_hardreset - call AM33XX PRM hardreset fn with hwmod args
3084 * @oh: struct omap_hwmod * to assert hardreset
3085 * @ohri: hardreset line data
3086 *
3087 * Call am33xx_prminst_assert_hardreset() with parameters extracted
3088 * from the hwmod @oh and the hardreset line data @ohri. Only
3089 * intended for use as an soc_ops function pointer. Passes along the
3090 * return value from am33xx_prminst_assert_hardreset(). XXX This
3091 * function is scheduled for removal when the PRM code is moved into
3092 * drivers/.
3093 */
3094static int _am33xx_assert_hardreset(struct omap_hwmod *oh,
3095 struct omap_hwmod_rst_info *ohri)
3096
3097{
3098 return am33xx_prm_assert_hardreset(ohri->rst_shift,
3099 oh->clkdm->pwrdm.ptr->prcm_offs,
3100 oh->prcm.omap4.rstctrl_offs);
3101}
3102
3103/**
3104 * _am33xx_deassert_hardreset - call AM33XX PRM hardreset fn with hwmod args
3105 * @oh: struct omap_hwmod * to deassert hardreset
3106 * @ohri: hardreset line data
3107 *
3108 * Call am33xx_prminst_deassert_hardreset() with parameters extracted
3109 * from the hwmod @oh and the hardreset line data @ohri. Only
3110 * intended for use as an soc_ops function pointer. Passes along the
3111 * return value from am33xx_prminst_deassert_hardreset(). XXX This
3112 * function is scheduled for removal when the PRM code is moved into
3113 * drivers/.
3114 */
3115static int _am33xx_deassert_hardreset(struct omap_hwmod *oh,
3116 struct omap_hwmod_rst_info *ohri)
3117{
1688bf19 3118 return am33xx_prm_deassert_hardreset(ohri->rst_shift,
3c06f1b8 3119 ohri->st_shift,
1688bf19
VH
3120 oh->clkdm->pwrdm.ptr->prcm_offs,
3121 oh->prcm.omap4.rstctrl_offs,
3122 oh->prcm.omap4.rstst_offs);
3123}
3124
3125/**
3126 * _am33xx_is_hardreset_asserted - call AM33XX PRM hardreset fn with hwmod args
3127 * @oh: struct omap_hwmod * to test hardreset
3128 * @ohri: hardreset line data
3129 *
3130 * Call am33xx_prminst_is_hardreset_asserted() with parameters
3131 * extracted from the hwmod @oh and the hardreset line data @ohri.
3132 * Only intended for use as an soc_ops function pointer. Passes along
3133 * the return value from am33xx_prminst_is_hardreset_asserted(). XXX
3134 * This function is scheduled for removal when the PRM code is moved
3135 * into drivers/.
3136 */
3137static int _am33xx_is_hardreset_asserted(struct omap_hwmod *oh,
3138 struct omap_hwmod_rst_info *ohri)
3139{
3140 return am33xx_prm_is_hardreset_asserted(ohri->rst_shift,
3141 oh->clkdm->pwrdm.ptr->prcm_offs,
3142 oh->prcm.omap4.rstctrl_offs);
3143}
3144
0102b627
BC
3145/* Public functions */
3146
3147u32 omap_hwmod_read(struct omap_hwmod *oh, u16 reg_offs)
3148{
3149 if (oh->flags & HWMOD_16BIT_REG)
3150 return __raw_readw(oh->_mpu_rt_va + reg_offs);
3151 else
3152 return __raw_readl(oh->_mpu_rt_va + reg_offs);
3153}
3154
3155void omap_hwmod_write(u32 v, struct omap_hwmod *oh, u16 reg_offs)
3156{
3157 if (oh->flags & HWMOD_16BIT_REG)
3158 __raw_writew(v, oh->_mpu_rt_va + reg_offs);
3159 else
3160 __raw_writel(v, oh->_mpu_rt_va + reg_offs);
3161}
3162
6d3c55fd
A
3163/**
3164 * omap_hwmod_softreset - reset a module via SYSCONFIG.SOFTRESET bit
3165 * @oh: struct omap_hwmod *
3166 *
3167 * This is a public function exposed to drivers. Some drivers may need to do
3168 * some settings before and after resetting the device. Those drivers after
3169 * doing the necessary settings could use this function to start a reset by
3170 * setting the SYSCONFIG.SOFTRESET bit.
3171 */
3172int omap_hwmod_softreset(struct omap_hwmod *oh)
3173{
3c55c1ba
PW
3174 u32 v;
3175 int ret;
3176
3177 if (!oh || !(oh->_sysc_cache))
6d3c55fd
A
3178 return -EINVAL;
3179
3c55c1ba
PW
3180 v = oh->_sysc_cache;
3181 ret = _set_softreset(oh, &v);
3182 if (ret)
3183 goto error;
3184 _write_sysconfig(v, oh);
3185
3186error:
3187 return ret;
6d3c55fd
A
3188}
3189
0102b627
BC
3190/**
3191 * omap_hwmod_set_slave_idlemode - set the hwmod's OCP slave idlemode
3192 * @oh: struct omap_hwmod *
3193 * @idlemode: SIDLEMODE field bits (shifted to bit 0)
3194 *
3195 * Sets the IP block's OCP slave idlemode in hardware, and updates our
3196 * local copy. Intended to be used by drivers that have some erratum
3197 * that requires direct manipulation of the SIDLEMODE bits. Returns
3198 * -EINVAL if @oh is null, or passes along the return value from
3199 * _set_slave_idlemode().
3200 *
3201 * XXX Does this function have any current users? If not, we should
3202 * remove it; it is better to let the rest of the hwmod code handle this.
3203 * Any users of this function should be scrutinized carefully.
3204 */
3205int omap_hwmod_set_slave_idlemode(struct omap_hwmod *oh, u8 idlemode)
3206{
3207 u32 v;
3208 int retval = 0;
3209
3210 if (!oh)
3211 return -EINVAL;
3212
3213 v = oh->_sysc_cache;
3214
3215 retval = _set_slave_idlemode(oh, idlemode, &v);
3216 if (!retval)
3217 _write_sysconfig(v, oh);
3218
3219 return retval;
3220}
3221
63c85238
PW
3222/**
3223 * omap_hwmod_lookup - look up a registered omap_hwmod by name
3224 * @name: name of the omap_hwmod to look up
3225 *
3226 * Given a @name of an omap_hwmod, return a pointer to the registered
3227 * struct omap_hwmod *, or NULL upon error.
3228 */
3229struct omap_hwmod *omap_hwmod_lookup(const char *name)
3230{
3231 struct omap_hwmod *oh;
3232
3233 if (!name)
3234 return NULL;
3235
63c85238 3236 oh = _lookup(name);
63c85238
PW
3237
3238 return oh;
3239}
3240
3241/**
3242 * omap_hwmod_for_each - call function for each registered omap_hwmod
3243 * @fn: pointer to a callback function
97d60162 3244 * @data: void * data to pass to callback function
63c85238
PW
3245 *
3246 * Call @fn for each registered omap_hwmod, passing @data to each
3247 * function. @fn must return 0 for success or any other value for
3248 * failure. If @fn returns non-zero, the iteration across omap_hwmods
3249 * will stop and the non-zero return value will be passed to the
3250 * caller of omap_hwmod_for_each(). @fn is called with
3251 * omap_hwmod_for_each() held.
3252 */
97d60162
PW
3253int omap_hwmod_for_each(int (*fn)(struct omap_hwmod *oh, void *data),
3254 void *data)
63c85238
PW
3255{
3256 struct omap_hwmod *temp_oh;
30ebad9d 3257 int ret = 0;
63c85238
PW
3258
3259 if (!fn)
3260 return -EINVAL;
3261
63c85238 3262 list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
97d60162 3263 ret = (*fn)(temp_oh, data);
63c85238
PW
3264 if (ret)
3265 break;
3266 }
63c85238
PW
3267
3268 return ret;
3269}
3270
2221b5cd
PW
3271/**
3272 * omap_hwmod_register_links - register an array of hwmod links
3273 * @ois: pointer to an array of omap_hwmod_ocp_if to register
3274 *
3275 * Intended to be called early in boot before the clock framework is
3276 * initialized. If @ois is not null, will register all omap_hwmods
9ebfd285
KH
3277 * listed in @ois that are valid for this chip. Returns -EINVAL if
3278 * omap_hwmod_init() hasn't been called before calling this function,
3279 * -ENOMEM if the link memory area can't be allocated, or 0 upon
3280 * success.
2221b5cd
PW
3281 */
3282int __init omap_hwmod_register_links(struct omap_hwmod_ocp_if **ois)
3283{
3284 int r, i;
3285
9ebfd285
KH
3286 if (!inited)
3287 return -EINVAL;
3288
2221b5cd
PW
3289 if (!ois)
3290 return 0;
3291
2221b5cd
PW
3292 if (!linkspace) {
3293 if (_alloc_linkspace(ois)) {
3294 pr_err("omap_hwmod: could not allocate link space\n");
3295 return -ENOMEM;
3296 }
3297 }
3298
3299 i = 0;
3300 do {
3301 r = _register_link(ois[i]);
3302 WARN(r && r != -EEXIST,
3303 "omap_hwmod: _register_link(%s -> %s) returned %d\n",
3304 ois[i]->master->name, ois[i]->slave->name, r);
3305 } while (ois[++i]);
3306
3307 return 0;
3308}
3309
381d033a
PW
3310/**
3311 * _ensure_mpu_hwmod_is_setup - ensure the MPU SS hwmod is init'ed and set up
3312 * @oh: pointer to the hwmod currently being set up (usually not the MPU)
3313 *
3314 * If the hwmod data corresponding to the MPU subsystem IP block
3315 * hasn't been initialized and set up yet, do so now. This must be
3316 * done first since sleep dependencies may be added from other hwmods
3317 * to the MPU. Intended to be called only by omap_hwmod_setup*(). No
3318 * return value.
63c85238 3319 */
381d033a 3320static void __init _ensure_mpu_hwmod_is_setup(struct omap_hwmod *oh)
e7c7d760 3321{
381d033a
PW
3322 if (!mpu_oh || mpu_oh->_state == _HWMOD_STATE_UNKNOWN)
3323 pr_err("omap_hwmod: %s: MPU initiator hwmod %s not yet registered\n",
3324 __func__, MPU_INITIATOR_NAME);
3325 else if (mpu_oh->_state == _HWMOD_STATE_REGISTERED && oh != mpu_oh)
3326 omap_hwmod_setup_one(MPU_INITIATOR_NAME);
e7c7d760
TL
3327}
3328
63c85238 3329/**
a2debdbd
PW
3330 * omap_hwmod_setup_one - set up a single hwmod
3331 * @oh_name: const char * name of the already-registered hwmod to set up
3332 *
381d033a
PW
3333 * Initialize and set up a single hwmod. Intended to be used for a
3334 * small number of early devices, such as the timer IP blocks used for
3335 * the scheduler clock. Must be called after omap2_clk_init().
3336 * Resolves the struct clk names to struct clk pointers for each
3337 * registered omap_hwmod. Also calls _setup() on each hwmod. Returns
3338 * -EINVAL upon error or 0 upon success.
a2debdbd
PW
3339 */
3340int __init omap_hwmod_setup_one(const char *oh_name)
63c85238
PW
3341{
3342 struct omap_hwmod *oh;
63c85238 3343
a2debdbd
PW
3344 pr_debug("omap_hwmod: %s: %s\n", oh_name, __func__);
3345
a2debdbd
PW
3346 oh = _lookup(oh_name);
3347 if (!oh) {
3348 WARN(1, "omap_hwmod: %s: hwmod not yet registered\n", oh_name);
3349 return -EINVAL;
3350 }
63c85238 3351
381d033a 3352 _ensure_mpu_hwmod_is_setup(oh);
63c85238 3353
381d033a 3354 _init(oh, NULL);
a2debdbd
PW
3355 _setup(oh, NULL);
3356
63c85238
PW
3357 return 0;
3358}
3359
3360/**
381d033a 3361 * omap_hwmod_setup_all - set up all registered IP blocks
63c85238 3362 *
381d033a
PW
3363 * Initialize and set up all IP blocks registered with the hwmod code.
3364 * Must be called after omap2_clk_init(). Resolves the struct clk
3365 * names to struct clk pointers for each registered omap_hwmod. Also
3366 * calls _setup() on each hwmod. Returns 0 upon success.
63c85238 3367 */
550c8092 3368static int __init omap_hwmod_setup_all(void)
63c85238 3369{
381d033a 3370 _ensure_mpu_hwmod_is_setup(NULL);
63c85238 3371
381d033a 3372 omap_hwmod_for_each(_init, NULL);
2092e5cc 3373 omap_hwmod_for_each(_setup, NULL);
63c85238
PW
3374
3375 return 0;
3376}
b76c8b19 3377omap_core_initcall(omap_hwmod_setup_all);
63c85238 3378
63c85238
PW
3379/**
3380 * omap_hwmod_enable - enable an omap_hwmod
3381 * @oh: struct omap_hwmod *
3382 *
74ff3a68 3383 * Enable an omap_hwmod @oh. Intended to be called by omap_device_enable().
63c85238
PW
3384 * Returns -EINVAL on error or passes along the return value from _enable().
3385 */
3386int omap_hwmod_enable(struct omap_hwmod *oh)
3387{
3388 int r;
dc6d1cda 3389 unsigned long flags;
63c85238
PW
3390
3391 if (!oh)
3392 return -EINVAL;
3393
dc6d1cda
PW
3394 spin_lock_irqsave(&oh->_lock, flags);
3395 r = _enable(oh);
3396 spin_unlock_irqrestore(&oh->_lock, flags);
63c85238
PW
3397
3398 return r;
3399}
3400
3401/**
3402 * omap_hwmod_idle - idle an omap_hwmod
3403 * @oh: struct omap_hwmod *
3404 *
74ff3a68 3405 * Idle an omap_hwmod @oh. Intended to be called by omap_device_idle().
63c85238
PW
3406 * Returns -EINVAL on error or passes along the return value from _idle().
3407 */
3408int omap_hwmod_idle(struct omap_hwmod *oh)
3409{
dc6d1cda
PW
3410 unsigned long flags;
3411
63c85238
PW
3412 if (!oh)
3413 return -EINVAL;
3414
dc6d1cda
PW
3415 spin_lock_irqsave(&oh->_lock, flags);
3416 _idle(oh);
3417 spin_unlock_irqrestore(&oh->_lock, flags);
63c85238
PW
3418
3419 return 0;
3420}
3421
3422/**
3423 * omap_hwmod_shutdown - shutdown an omap_hwmod
3424 * @oh: struct omap_hwmod *
3425 *
74ff3a68 3426 * Shutdown an omap_hwmod @oh. Intended to be called by
63c85238
PW
3427 * omap_device_shutdown(). Returns -EINVAL on error or passes along
3428 * the return value from _shutdown().
3429 */
3430int omap_hwmod_shutdown(struct omap_hwmod *oh)
3431{
dc6d1cda
PW
3432 unsigned long flags;
3433
63c85238
PW
3434 if (!oh)
3435 return -EINVAL;
3436
dc6d1cda 3437 spin_lock_irqsave(&oh->_lock, flags);
63c85238 3438 _shutdown(oh);
dc6d1cda 3439 spin_unlock_irqrestore(&oh->_lock, flags);
63c85238
PW
3440
3441 return 0;
3442}
3443
3444/**
3445 * omap_hwmod_enable_clocks - enable main_clk, all interface clocks
3446 * @oh: struct omap_hwmod *oh
3447 *
3448 * Intended to be called by the omap_device code.
3449 */
3450int omap_hwmod_enable_clocks(struct omap_hwmod *oh)
3451{
dc6d1cda
PW
3452 unsigned long flags;
3453
3454 spin_lock_irqsave(&oh->_lock, flags);
63c85238 3455 _enable_clocks(oh);
dc6d1cda 3456 spin_unlock_irqrestore(&oh->_lock, flags);
63c85238
PW
3457
3458 return 0;
3459}
3460
3461/**
3462 * omap_hwmod_disable_clocks - disable main_clk, all interface clocks
3463 * @oh: struct omap_hwmod *oh
3464 *
3465 * Intended to be called by the omap_device code.
3466 */
3467int omap_hwmod_disable_clocks(struct omap_hwmod *oh)
3468{
dc6d1cda
PW
3469 unsigned long flags;
3470
3471 spin_lock_irqsave(&oh->_lock, flags);
63c85238 3472 _disable_clocks(oh);
dc6d1cda 3473 spin_unlock_irqrestore(&oh->_lock, flags);
63c85238
PW
3474
3475 return 0;
3476}
3477
3478/**
3479 * omap_hwmod_ocp_barrier - wait for posted writes against the hwmod to complete
3480 * @oh: struct omap_hwmod *oh
3481 *
3482 * Intended to be called by drivers and core code when all posted
3483 * writes to a device must complete before continuing further
3484 * execution (for example, after clearing some device IRQSTATUS
3485 * register bits)
3486 *
3487 * XXX what about targets with multiple OCP threads?
3488 */
3489void omap_hwmod_ocp_barrier(struct omap_hwmod *oh)
3490{
3491 BUG_ON(!oh);
3492
43b40992 3493 if (!oh->class->sysc || !oh->class->sysc->sysc_flags) {
4f8a428d
RK
3494 WARN(1, "omap_device: %s: OCP barrier impossible due to device configuration\n",
3495 oh->name);
63c85238
PW
3496 return;
3497 }
3498
3499 /*
3500 * Forces posted writes to complete on the OCP thread handling
3501 * register writes
3502 */
cc7a1d2a 3503 omap_hwmod_read(oh, oh->class->sysc->sysc_offs);
63c85238
PW
3504}
3505
3506/**
3507 * omap_hwmod_reset - reset the hwmod
3508 * @oh: struct omap_hwmod *
3509 *
3510 * Under some conditions, a driver may wish to reset the entire device.
3511 * Called from omap_device code. Returns -EINVAL on error or passes along
9b579114 3512 * the return value from _reset().
63c85238
PW
3513 */
3514int omap_hwmod_reset(struct omap_hwmod *oh)
3515{
3516 int r;
dc6d1cda 3517 unsigned long flags;
63c85238 3518
9b579114 3519 if (!oh)
63c85238
PW
3520 return -EINVAL;
3521
dc6d1cda 3522 spin_lock_irqsave(&oh->_lock, flags);
63c85238 3523 r = _reset(oh);
dc6d1cda 3524 spin_unlock_irqrestore(&oh->_lock, flags);
63c85238
PW
3525
3526 return r;
3527}
3528
5e8370f1
PW
3529/*
3530 * IP block data retrieval functions
3531 */
3532
63c85238
PW
3533/**
3534 * omap_hwmod_count_resources - count number of struct resources needed by hwmod
3535 * @oh: struct omap_hwmod *
dad4191d 3536 * @flags: Type of resources to include when counting (IRQ/DMA/MEM)
63c85238
PW
3537 *
3538 * Count the number of struct resource array elements necessary to
3539 * contain omap_hwmod @oh resources. Intended to be called by code
3540 * that registers omap_devices. Intended to be used to determine the
3541 * size of a dynamically-allocated struct resource array, before
3542 * calling omap_hwmod_fill_resources(). Returns the number of struct
3543 * resource array elements needed.
3544 *
3545 * XXX This code is not optimized. It could attempt to merge adjacent
3546 * resource IDs.
3547 *
3548 */
dad4191d 3549int omap_hwmod_count_resources(struct omap_hwmod *oh, unsigned long flags)
63c85238 3550{
dad4191d 3551 int ret = 0;
63c85238 3552
dad4191d
PU
3553 if (flags & IORESOURCE_IRQ)
3554 ret += _count_mpu_irqs(oh);
63c85238 3555
dad4191d
PU
3556 if (flags & IORESOURCE_DMA)
3557 ret += _count_sdma_reqs(oh);
2221b5cd 3558
dad4191d
PU
3559 if (flags & IORESOURCE_MEM) {
3560 int i = 0;
3561 struct omap_hwmod_ocp_if *os;
3562 struct list_head *p = oh->slave_ports.next;
3563
3564 while (i < oh->slaves_cnt) {
3565 os = _fetch_next_ocp_if(&p, &i);
3566 ret += _count_ocp_if_addr_spaces(os);
3567 }
5d95dde7 3568 }
63c85238
PW
3569
3570 return ret;
3571}
3572
3573/**
3574 * omap_hwmod_fill_resources - fill struct resource array with hwmod data
3575 * @oh: struct omap_hwmod *
3576 * @res: pointer to the first element of an array of struct resource to fill
3577 *
3578 * Fill the struct resource array @res with resource data from the
3579 * omap_hwmod @oh. Intended to be called by code that registers
3580 * omap_devices. See also omap_hwmod_count_resources(). Returns the
3581 * number of array elements filled.
3582 */
3583int omap_hwmod_fill_resources(struct omap_hwmod *oh, struct resource *res)
3584{
5d95dde7 3585 struct omap_hwmod_ocp_if *os;
11cd4b94 3586 struct list_head *p;
5d95dde7 3587 int i, j, mpu_irqs_cnt, sdma_reqs_cnt, addr_cnt;
63c85238
PW
3588 int r = 0;
3589
3590 /* For each IRQ, DMA, memory area, fill in array.*/
3591
212738a4
PW
3592 mpu_irqs_cnt = _count_mpu_irqs(oh);
3593 for (i = 0; i < mpu_irqs_cnt; i++) {
718bfd76
PW
3594 (res + r)->name = (oh->mpu_irqs + i)->name;
3595 (res + r)->start = (oh->mpu_irqs + i)->irq;
3596 (res + r)->end = (oh->mpu_irqs + i)->irq;
63c85238
PW
3597 (res + r)->flags = IORESOURCE_IRQ;
3598 r++;
3599 }
3600
bc614958
PW
3601 sdma_reqs_cnt = _count_sdma_reqs(oh);
3602 for (i = 0; i < sdma_reqs_cnt; i++) {
9ee9fff9
BC
3603 (res + r)->name = (oh->sdma_reqs + i)->name;
3604 (res + r)->start = (oh->sdma_reqs + i)->dma_req;
3605 (res + r)->end = (oh->sdma_reqs + i)->dma_req;
63c85238
PW
3606 (res + r)->flags = IORESOURCE_DMA;
3607 r++;
3608 }
3609
11cd4b94 3610 p = oh->slave_ports.next;
2221b5cd 3611
5d95dde7
PW
3612 i = 0;
3613 while (i < oh->slaves_cnt) {
11cd4b94 3614 os = _fetch_next_ocp_if(&p, &i);
78183f3f 3615 addr_cnt = _count_ocp_if_addr_spaces(os);
63c85238 3616
78183f3f 3617 for (j = 0; j < addr_cnt; j++) {
cd503802 3618 (res + r)->name = (os->addr + j)->name;
63c85238
PW
3619 (res + r)->start = (os->addr + j)->pa_start;
3620 (res + r)->end = (os->addr + j)->pa_end;
3621 (res + r)->flags = IORESOURCE_MEM;
3622 r++;
3623 }
3624 }
3625
3626 return r;
3627}
3628
b82b04e8
VH
3629/**
3630 * omap_hwmod_fill_dma_resources - fill struct resource array with dma data
3631 * @oh: struct omap_hwmod *
3632 * @res: pointer to the array of struct resource to fill
3633 *
3634 * Fill the struct resource array @res with dma resource data from the
3635 * omap_hwmod @oh. Intended to be called by code that registers
3636 * omap_devices. See also omap_hwmod_count_resources(). Returns the
3637 * number of array elements filled.
3638 */
3639int omap_hwmod_fill_dma_resources(struct omap_hwmod *oh, struct resource *res)
3640{
3641 int i, sdma_reqs_cnt;
3642 int r = 0;
3643
3644 sdma_reqs_cnt = _count_sdma_reqs(oh);
3645 for (i = 0; i < sdma_reqs_cnt; i++) {
3646 (res + r)->name = (oh->sdma_reqs + i)->name;
3647 (res + r)->start = (oh->sdma_reqs + i)->dma_req;
3648 (res + r)->end = (oh->sdma_reqs + i)->dma_req;
3649 (res + r)->flags = IORESOURCE_DMA;
3650 r++;
3651 }
3652
3653 return r;
3654}
3655
5e8370f1
PW
3656/**
3657 * omap_hwmod_get_resource_byname - fetch IP block integration data by name
3658 * @oh: struct omap_hwmod * to operate on
3659 * @type: one of the IORESOURCE_* constants from include/linux/ioport.h
3660 * @name: pointer to the name of the data to fetch (optional)
3661 * @rsrc: pointer to a struct resource, allocated by the caller
3662 *
3663 * Retrieve MPU IRQ, SDMA request line, or address space start/end
3664 * data for the IP block pointed to by @oh. The data will be filled
3665 * into a struct resource record pointed to by @rsrc. The struct
3666 * resource must be allocated by the caller. When @name is non-null,
3667 * the data associated with the matching entry in the IRQ/SDMA/address
3668 * space hwmod data arrays will be returned. If @name is null, the
3669 * first array entry will be returned. Data order is not meaningful
3670 * in hwmod data, so callers are strongly encouraged to use a non-null
3671 * @name whenever possible to avoid unpredictable effects if hwmod
3672 * data is later added that causes data ordering to change. This
3673 * function is only intended for use by OMAP core code. Device
3674 * drivers should not call this function - the appropriate bus-related
3675 * data accessor functions should be used instead. Returns 0 upon
3676 * success or a negative error code upon error.
3677 */
3678int omap_hwmod_get_resource_byname(struct omap_hwmod *oh, unsigned int type,
3679 const char *name, struct resource *rsrc)
3680{
3681 int r;
3682 unsigned int irq, dma;
3683 u32 pa_start, pa_end;
3684
3685 if (!oh || !rsrc)
3686 return -EINVAL;
3687
3688 if (type == IORESOURCE_IRQ) {
3689 r = _get_mpu_irq_by_name(oh, name, &irq);
3690 if (r)
3691 return r;
3692
3693 rsrc->start = irq;
3694 rsrc->end = irq;
3695 } else if (type == IORESOURCE_DMA) {
3696 r = _get_sdma_req_by_name(oh, name, &dma);
3697 if (r)
3698 return r;
3699
3700 rsrc->start = dma;
3701 rsrc->end = dma;
3702 } else if (type == IORESOURCE_MEM) {
3703 r = _get_addr_space_by_name(oh, name, &pa_start, &pa_end);
3704 if (r)
3705 return r;
3706
3707 rsrc->start = pa_start;
3708 rsrc->end = pa_end;
3709 } else {
3710 return -EINVAL;
3711 }
3712
3713 rsrc->flags = type;
3714 rsrc->name = name;
3715
3716 return 0;
3717}
3718
63c85238
PW
3719/**
3720 * omap_hwmod_get_pwrdm - return pointer to this module's main powerdomain
3721 * @oh: struct omap_hwmod *
3722 *
3723 * Return the powerdomain pointer associated with the OMAP module
3724 * @oh's main clock. If @oh does not have a main clk, return the
3725 * powerdomain associated with the interface clock associated with the
3726 * module's MPU port. (XXX Perhaps this should use the SDMA port
3727 * instead?) Returns NULL on error, or a struct powerdomain * on
3728 * success.
3729 */
3730struct powerdomain *omap_hwmod_get_pwrdm(struct omap_hwmod *oh)
3731{
3732 struct clk *c;
2d6141ba 3733 struct omap_hwmod_ocp_if *oi;
f5dd3bb5 3734 struct clockdomain *clkdm;
f5dd3bb5 3735 struct clk_hw_omap *clk;
63c85238
PW
3736
3737 if (!oh)
3738 return NULL;
3739
f5dd3bb5
RN
3740 if (oh->clkdm)
3741 return oh->clkdm->pwrdm.ptr;
3742
63c85238
PW
3743 if (oh->_clk) {
3744 c = oh->_clk;
3745 } else {
2d6141ba
PW
3746 oi = _find_mpu_rt_port(oh);
3747 if (!oi)
63c85238 3748 return NULL;
2d6141ba 3749 c = oi->_clk;
63c85238
PW
3750 }
3751
f5dd3bb5
RN
3752 clk = to_clk_hw_omap(__clk_get_hw(c));
3753 clkdm = clk->clkdm;
f5dd3bb5 3754 if (!clkdm)
d5647c18
TG
3755 return NULL;
3756
f5dd3bb5 3757 return clkdm->pwrdm.ptr;
63c85238
PW
3758}
3759
db2a60bf
PW
3760/**
3761 * omap_hwmod_get_mpu_rt_va - return the module's base address (for the MPU)
3762 * @oh: struct omap_hwmod *
3763 *
3764 * Returns the virtual address corresponding to the beginning of the
3765 * module's register target, in the address range that is intended to
3766 * be used by the MPU. Returns the virtual address upon success or NULL
3767 * upon error.
3768 */
3769void __iomem *omap_hwmod_get_mpu_rt_va(struct omap_hwmod *oh)
3770{
3771 if (!oh)
3772 return NULL;
3773
3774 if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
3775 return NULL;
3776
3777 if (oh->_state == _HWMOD_STATE_UNKNOWN)
3778 return NULL;
3779
3780 return oh->_mpu_rt_va;
3781}
3782
63c85238
PW
3783/**
3784 * omap_hwmod_add_initiator_dep - add sleepdep from @init_oh to @oh
3785 * @oh: struct omap_hwmod *
3786 * @init_oh: struct omap_hwmod * (initiator)
3787 *
3788 * Add a sleep dependency between the initiator @init_oh and @oh.
3789 * Intended to be called by DSP/Bridge code via platform_data for the
3790 * DSP case; and by the DMA code in the sDMA case. DMA code, *Bridge
3791 * code needs to add/del initiator dependencies dynamically
3792 * before/after accessing a device. Returns the return value from
3793 * _add_initiator_dep().
3794 *
3795 * XXX Keep a usecount in the clockdomain code
3796 */
3797int omap_hwmod_add_initiator_dep(struct omap_hwmod *oh,
3798 struct omap_hwmod *init_oh)
3799{
3800 return _add_initiator_dep(oh, init_oh);
3801}
3802
3803/*
3804 * XXX what about functions for drivers to save/restore ocp_sysconfig
3805 * for context save/restore operations?
3806 */
3807
3808/**
3809 * omap_hwmod_del_initiator_dep - remove sleepdep from @init_oh to @oh
3810 * @oh: struct omap_hwmod *
3811 * @init_oh: struct omap_hwmod * (initiator)
3812 *
3813 * Remove a sleep dependency between the initiator @init_oh and @oh.
3814 * Intended to be called by DSP/Bridge code via platform_data for the
3815 * DSP case; and by the DMA code in the sDMA case. DMA code, *Bridge
3816 * code needs to add/del initiator dependencies dynamically
3817 * before/after accessing a device. Returns the return value from
3818 * _del_initiator_dep().
3819 *
3820 * XXX Keep a usecount in the clockdomain code
3821 */
3822int omap_hwmod_del_initiator_dep(struct omap_hwmod *oh,
3823 struct omap_hwmod *init_oh)
3824{
3825 return _del_initiator_dep(oh, init_oh);
3826}
3827
63c85238
PW
3828/**
3829 * omap_hwmod_enable_wakeup - allow device to wake up the system
3830 * @oh: struct omap_hwmod *
3831 *
3832 * Sets the module OCP socket ENAWAKEUP bit to allow the module to
2a1cc144
G
3833 * send wakeups to the PRCM, and enable I/O ring wakeup events for
3834 * this IP block if it has dynamic mux entries. Eventually this
3835 * should set PRCM wakeup registers to cause the PRCM to receive
3836 * wakeup events from the module. Does not set any wakeup routing
3837 * registers beyond this point - if the module is to wake up any other
3838 * module or subsystem, that must be set separately. Called by
3839 * omap_device code. Returns -EINVAL on error or 0 upon success.
63c85238
PW
3840 */
3841int omap_hwmod_enable_wakeup(struct omap_hwmod *oh)
3842{
dc6d1cda 3843 unsigned long flags;
5a7ddcbd 3844 u32 v;
dc6d1cda 3845
dc6d1cda 3846 spin_lock_irqsave(&oh->_lock, flags);
2a1cc144
G
3847
3848 if (oh->class->sysc &&
3849 (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
3850 v = oh->_sysc_cache;
3851 _enable_wakeup(oh, &v);
3852 _write_sysconfig(v, oh);
3853 }
3854
eceec009 3855 _set_idle_ioring_wakeup(oh, true);
dc6d1cda 3856 spin_unlock_irqrestore(&oh->_lock, flags);
63c85238
PW
3857
3858 return 0;
3859}
3860
3861/**
3862 * omap_hwmod_disable_wakeup - prevent device from waking the system
3863 * @oh: struct omap_hwmod *
3864 *
3865 * Clears the module OCP socket ENAWAKEUP bit to prevent the module
2a1cc144
G
3866 * from sending wakeups to the PRCM, and disable I/O ring wakeup
3867 * events for this IP block if it has dynamic mux entries. Eventually
3868 * this should clear PRCM wakeup registers to cause the PRCM to ignore
3869 * wakeup events from the module. Does not set any wakeup routing
3870 * registers beyond this point - if the module is to wake up any other
3871 * module or subsystem, that must be set separately. Called by
3872 * omap_device code. Returns -EINVAL on error or 0 upon success.
63c85238
PW
3873 */
3874int omap_hwmod_disable_wakeup(struct omap_hwmod *oh)
3875{
dc6d1cda 3876 unsigned long flags;
5a7ddcbd 3877 u32 v;
dc6d1cda 3878
dc6d1cda 3879 spin_lock_irqsave(&oh->_lock, flags);
2a1cc144
G
3880
3881 if (oh->class->sysc &&
3882 (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
3883 v = oh->_sysc_cache;
3884 _disable_wakeup(oh, &v);
3885 _write_sysconfig(v, oh);
3886 }
3887
eceec009 3888 _set_idle_ioring_wakeup(oh, false);
dc6d1cda 3889 spin_unlock_irqrestore(&oh->_lock, flags);
63c85238
PW
3890
3891 return 0;
3892}
43b40992 3893
aee48e3c
PW
3894/**
3895 * omap_hwmod_assert_hardreset - assert the HW reset line of submodules
3896 * contained in the hwmod module.
3897 * @oh: struct omap_hwmod *
3898 * @name: name of the reset line to lookup and assert
3899 *
3900 * Some IP like dsp, ipu or iva contain processor that require
3901 * an HW reset line to be assert / deassert in order to enable fully
3902 * the IP. Returns -EINVAL if @oh is null or if the operation is not
3903 * yet supported on this OMAP; otherwise, passes along the return value
3904 * from _assert_hardreset().
3905 */
3906int omap_hwmod_assert_hardreset(struct omap_hwmod *oh, const char *name)
3907{
3908 int ret;
dc6d1cda 3909 unsigned long flags;
aee48e3c
PW
3910
3911 if (!oh)
3912 return -EINVAL;
3913
dc6d1cda 3914 spin_lock_irqsave(&oh->_lock, flags);
aee48e3c 3915 ret = _assert_hardreset(oh, name);
dc6d1cda 3916 spin_unlock_irqrestore(&oh->_lock, flags);
aee48e3c
PW
3917
3918 return ret;
3919}
3920
3921/**
3922 * omap_hwmod_deassert_hardreset - deassert the HW reset line of submodules
3923 * contained in the hwmod module.
3924 * @oh: struct omap_hwmod *
3925 * @name: name of the reset line to look up and deassert
3926 *
3927 * Some IP like dsp, ipu or iva contain processor that require
3928 * an HW reset line to be assert / deassert in order to enable fully
3929 * the IP. Returns -EINVAL if @oh is null or if the operation is not
3930 * yet supported on this OMAP; otherwise, passes along the return value
3931 * from _deassert_hardreset().
3932 */
3933int omap_hwmod_deassert_hardreset(struct omap_hwmod *oh, const char *name)
3934{
3935 int ret;
dc6d1cda 3936 unsigned long flags;
aee48e3c
PW
3937
3938 if (!oh)
3939 return -EINVAL;
3940
dc6d1cda 3941 spin_lock_irqsave(&oh->_lock, flags);
aee48e3c 3942 ret = _deassert_hardreset(oh, name);
dc6d1cda 3943 spin_unlock_irqrestore(&oh->_lock, flags);
aee48e3c
PW
3944
3945 return ret;
3946}
3947
3948/**
3949 * omap_hwmod_read_hardreset - read the HW reset line state of submodules
3950 * contained in the hwmod module
3951 * @oh: struct omap_hwmod *
3952 * @name: name of the reset line to look up and read
3953 *
3954 * Return the current state of the hwmod @oh's reset line named @name:
3955 * returns -EINVAL upon parameter error or if this operation
3956 * is unsupported on the current OMAP; otherwise, passes along the return
3957 * value from _read_hardreset().
3958 */
3959int omap_hwmod_read_hardreset(struct omap_hwmod *oh, const char *name)
3960{
3961 int ret;
dc6d1cda 3962 unsigned long flags;
aee48e3c
PW
3963
3964 if (!oh)
3965 return -EINVAL;
3966
dc6d1cda 3967 spin_lock_irqsave(&oh->_lock, flags);
aee48e3c 3968 ret = _read_hardreset(oh, name);
dc6d1cda 3969 spin_unlock_irqrestore(&oh->_lock, flags);
aee48e3c
PW
3970
3971 return ret;
3972}
3973
3974
43b40992
PW
3975/**
3976 * omap_hwmod_for_each_by_class - call @fn for each hwmod of class @classname
3977 * @classname: struct omap_hwmod_class name to search for
3978 * @fn: callback function pointer to call for each hwmod in class @classname
3979 * @user: arbitrary context data to pass to the callback function
3980 *
ce35b244
BC
3981 * For each omap_hwmod of class @classname, call @fn.
3982 * If the callback function returns something other than
43b40992
PW
3983 * zero, the iterator is terminated, and the callback function's return
3984 * value is passed back to the caller. Returns 0 upon success, -EINVAL
3985 * if @classname or @fn are NULL, or passes back the error code from @fn.
3986 */
3987int omap_hwmod_for_each_by_class(const char *classname,
3988 int (*fn)(struct omap_hwmod *oh,
3989 void *user),
3990 void *user)
3991{
3992 struct omap_hwmod *temp_oh;
3993 int ret = 0;
3994
3995 if (!classname || !fn)
3996 return -EINVAL;
3997
3998 pr_debug("omap_hwmod: %s: looking for modules of class %s\n",
3999 __func__, classname);
4000
43b40992
PW
4001 list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
4002 if (!strcmp(temp_oh->class->name, classname)) {
4003 pr_debug("omap_hwmod: %s: %s: calling callback fn\n",
4004 __func__, temp_oh->name);
4005 ret = (*fn)(temp_oh, user);
4006 if (ret)
4007 break;
4008 }
4009 }
4010
43b40992
PW
4011 if (ret)
4012 pr_debug("omap_hwmod: %s: iterator terminated early: %d\n",
4013 __func__, ret);
4014
4015 return ret;
4016}
4017
2092e5cc
PW
4018/**
4019 * omap_hwmod_set_postsetup_state - set the post-_setup() state for this hwmod
4020 * @oh: struct omap_hwmod *
4021 * @state: state that _setup() should leave the hwmod in
4022 *
550c8092 4023 * Sets the hwmod state that @oh will enter at the end of _setup()
64813c3f
PW
4024 * (called by omap_hwmod_setup_*()). See also the documentation
4025 * for _setup_postsetup(), above. Returns 0 upon success or
4026 * -EINVAL if there is a problem with the arguments or if the hwmod is
4027 * in the wrong state.
2092e5cc
PW
4028 */
4029int omap_hwmod_set_postsetup_state(struct omap_hwmod *oh, u8 state)
4030{
4031 int ret;
dc6d1cda 4032 unsigned long flags;
2092e5cc
PW
4033
4034 if (!oh)
4035 return -EINVAL;
4036
4037 if (state != _HWMOD_STATE_DISABLED &&
4038 state != _HWMOD_STATE_ENABLED &&
4039 state != _HWMOD_STATE_IDLE)
4040 return -EINVAL;
4041
dc6d1cda 4042 spin_lock_irqsave(&oh->_lock, flags);
2092e5cc
PW
4043
4044 if (oh->_state != _HWMOD_STATE_REGISTERED) {
4045 ret = -EINVAL;
4046 goto ohsps_unlock;
4047 }
4048
4049 oh->_postsetup_state = state;
4050 ret = 0;
4051
4052ohsps_unlock:
dc6d1cda 4053 spin_unlock_irqrestore(&oh->_lock, flags);
2092e5cc
PW
4054
4055 return ret;
4056}
c80705aa
KH
4057
4058/**
4059 * omap_hwmod_get_context_loss_count - get lost context count
4060 * @oh: struct omap_hwmod *
4061 *
e6d3a8b0
RN
4062 * Returns the context loss count of associated @oh
4063 * upon success, or zero if no context loss data is available.
c80705aa 4064 *
e6d3a8b0
RN
4065 * On OMAP4, this queries the per-hwmod context loss register,
4066 * assuming one exists. If not, or on OMAP2/3, this queries the
4067 * enclosing powerdomain context loss count.
c80705aa 4068 */
fc013873 4069int omap_hwmod_get_context_loss_count(struct omap_hwmod *oh)
c80705aa
KH
4070{
4071 struct powerdomain *pwrdm;
4072 int ret = 0;
4073
e6d3a8b0
RN
4074 if (soc_ops.get_context_lost)
4075 return soc_ops.get_context_lost(oh);
4076
c80705aa
KH
4077 pwrdm = omap_hwmod_get_pwrdm(oh);
4078 if (pwrdm)
4079 ret = pwrdm_get_context_loss_count(pwrdm);
4080
4081 return ret;
4082}
43b01643
PW
4083
4084/**
4085 * omap_hwmod_no_setup_reset - prevent a hwmod from being reset upon setup
4086 * @oh: struct omap_hwmod *
4087 *
4088 * Prevent the hwmod @oh from being reset during the setup process.
4089 * Intended for use by board-*.c files on boards with devices that
4090 * cannot tolerate being reset. Must be called before the hwmod has
4091 * been set up. Returns 0 upon success or negative error code upon
4092 * failure.
4093 */
4094int omap_hwmod_no_setup_reset(struct omap_hwmod *oh)
4095{
4096 if (!oh)
4097 return -EINVAL;
4098
4099 if (oh->_state != _HWMOD_STATE_REGISTERED) {
4100 pr_err("omap_hwmod: %s: cannot prevent setup reset; in wrong state\n",
4101 oh->name);
4102 return -EINVAL;
4103 }
4104
4105 oh->flags |= HWMOD_INIT_NO_RESET;
4106
4107 return 0;
4108}
abc2d545
TK
4109
4110/**
4111 * omap_hwmod_pad_route_irq - route an I/O pad wakeup to a particular MPU IRQ
4112 * @oh: struct omap_hwmod * containing hwmod mux entries
4113 * @pad_idx: array index in oh->mux of the hwmod mux entry to route wakeup
4114 * @irq_idx: the hwmod mpu_irqs array index of the IRQ to trigger on wakeup
4115 *
4116 * When an I/O pad wakeup arrives for the dynamic or wakeup hwmod mux
4117 * entry number @pad_idx for the hwmod @oh, trigger the interrupt
4118 * service routine for the hwmod's mpu_irqs array index @irq_idx. If
4119 * this function is not called for a given pad_idx, then the ISR
4120 * associated with @oh's first MPU IRQ will be triggered when an I/O
4121 * pad wakeup occurs on that pad. Note that @pad_idx is the index of
4122 * the _dynamic or wakeup_ entry: if there are other entries not
4123 * marked with OMAP_DEVICE_PAD_WAKEUP or OMAP_DEVICE_PAD_REMUX, these
4124 * entries are NOT COUNTED in the dynamic pad index. This function
4125 * must be called separately for each pad that requires its interrupt
4126 * to be re-routed this way. Returns -EINVAL if there is an argument
4127 * problem or if @oh does not have hwmod mux entries or MPU IRQs;
4128 * returns -ENOMEM if memory cannot be allocated; or 0 upon success.
4129 *
4130 * XXX This function interface is fragile. Rather than using array
4131 * indexes, which are subject to unpredictable change, it should be
4132 * using hwmod IRQ names, and some other stable key for the hwmod mux
4133 * pad records.
4134 */
4135int omap_hwmod_pad_route_irq(struct omap_hwmod *oh, int pad_idx, int irq_idx)
4136{
4137 int nr_irqs;
4138
4139 might_sleep();
4140
4141 if (!oh || !oh->mux || !oh->mpu_irqs || pad_idx < 0 ||
4142 pad_idx >= oh->mux->nr_pads_dynamic)
4143 return -EINVAL;
4144
4145 /* Check the number of available mpu_irqs */
4146 for (nr_irqs = 0; oh->mpu_irqs[nr_irqs].irq >= 0; nr_irqs++)
4147 ;
4148
4149 if (irq_idx >= nr_irqs)
4150 return -EINVAL;
4151
4152 if (!oh->mux->irqs) {
4153 /* XXX What frees this? */
4154 oh->mux->irqs = kzalloc(sizeof(int) * oh->mux->nr_pads_dynamic,
4155 GFP_KERNEL);
4156 if (!oh->mux->irqs)
4157 return -ENOMEM;
4158 }
4159 oh->mux->irqs[pad_idx] = irq_idx;
4160
4161 return 0;
4162}
9ebfd285
KH
4163
4164/**
4165 * omap_hwmod_init - initialize the hwmod code
4166 *
4167 * Sets up some function pointers needed by the hwmod code to operate on the
4168 * currently-booted SoC. Intended to be called once during kernel init
4169 * before any hwmods are registered. No return value.
4170 */
4171void __init omap_hwmod_init(void)
4172{
ff4ae5d9
PW
4173 if (cpu_is_omap24xx()) {
4174 soc_ops.wait_target_ready = _omap2xxx_wait_target_ready;
4175 soc_ops.assert_hardreset = _omap2_assert_hardreset;
4176 soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
4177 soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
4178 } else if (cpu_is_omap34xx()) {
4179 soc_ops.wait_target_ready = _omap3xxx_wait_target_ready;
b8249cf2
KH
4180 soc_ops.assert_hardreset = _omap2_assert_hardreset;
4181 soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
4182 soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
05e152c7 4183 } else if (cpu_is_omap44xx() || soc_is_omap54xx()) {
9ebfd285
KH
4184 soc_ops.enable_module = _omap4_enable_module;
4185 soc_ops.disable_module = _omap4_disable_module;
8f6aa8ee 4186 soc_ops.wait_target_ready = _omap4_wait_target_ready;
b8249cf2
KH
4187 soc_ops.assert_hardreset = _omap4_assert_hardreset;
4188 soc_ops.deassert_hardreset = _omap4_deassert_hardreset;
4189 soc_ops.is_hardreset_asserted = _omap4_is_hardreset_asserted;
0a179eaa 4190 soc_ops.init_clkdm = _init_clkdm;
e6d3a8b0
RN
4191 soc_ops.update_context_lost = _omap4_update_context_lost;
4192 soc_ops.get_context_lost = _omap4_get_context_lost;
1688bf19
VH
4193 } else if (soc_is_am33xx()) {
4194 soc_ops.enable_module = _am33xx_enable_module;
4195 soc_ops.disable_module = _am33xx_disable_module;
4196 soc_ops.wait_target_ready = _am33xx_wait_target_ready;
4197 soc_ops.assert_hardreset = _am33xx_assert_hardreset;
4198 soc_ops.deassert_hardreset = _am33xx_deassert_hardreset;
4199 soc_ops.is_hardreset_asserted = _am33xx_is_hardreset_asserted;
4200 soc_ops.init_clkdm = _init_clkdm;
8f6aa8ee
KH
4201 } else {
4202 WARN(1, "omap_hwmod: unknown SoC type\n");
9ebfd285
KH
4203 }
4204
4205 inited = true;
4206}
68c9a95e
TL
4207
4208/**
4209 * omap_hwmod_get_main_clk - get pointer to main clock name
4210 * @oh: struct omap_hwmod *
4211 *
4212 * Returns the main clock name assocated with @oh upon success,
4213 * or NULL if @oh is NULL.
4214 */
4215const char *omap_hwmod_get_main_clk(struct omap_hwmod *oh)
4216{
4217 if (!oh)
4218 return NULL;
4219
4220 return oh->main_clk;
4221}