Merge git://git.kernel.org/pub/scm/linux/kernel/git/davem/sparc
[linux-2.6-block.git] / arch / arm / boot / dts / imx6q.dtsi
CommitLineData
7c1da585
SG
1
2/*
3 * Copyright 2013 Freescale Semiconductor, Inc.
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
8 *
9 */
10
e6117ff3 11#include <dt-bindings/interrupt-controller/irq.h>
e1641531 12#include "imx6q-pinfunc.h"
c56009b2 13#include "imx6qdl.dtsi"
7c1da585
SG
14
15/ {
a26be0f0 16 aliases {
41beef39 17 ipu1 = &ipu2;
a26be0f0
SH
18 spi4 = &ecspi5;
19 };
20
7c1da585
SG
21 cpus {
22 #address-cells = <1>;
23 #size-cells = <0>;
24
5d625375 25 cpu0: cpu@0 {
7c1da585 26 compatible = "arm,cortex-a9";
7925e89f 27 device_type = "cpu";
7c1da585
SG
28 reg = <0>;
29 next-level-cache = <&L2>;
30 operating-points = <
31 /* kHz uV */
32 1200000 1275000
33 996000 1250000
89ef8ef4 34 852000 1250000
eabb3227 35 792000 1175000
26ea5801 36 396000 975000
7c1da585 37 >;
69171eda
AH
38 fsl,soc-operating-points = <
39 /* ARM kHz SOC-PU uV */
40 1200000 1275000
41 996000 1250000
89ef8ef4 42 852000 1250000
69171eda
AH
43 792000 1175000
44 396000 1175000
7c1da585
SG
45 >;
46 clock-latency = <61036>; /* two CLK32 periods */
8888f651
SG
47 clocks = <&clks IMX6QDL_CLK_ARM>,
48 <&clks IMX6QDL_CLK_PLL2_PFD2_396M>,
49 <&clks IMX6QDL_CLK_STEP>,
50 <&clks IMX6QDL_CLK_PLL1_SW>,
51 <&clks IMX6QDL_CLK_PLL1_SYS>;
7c1da585
SG
52 clock-names = "arm", "pll2_pfd2_396m", "step",
53 "pll1_sw", "pll1_sys";
54 arm-supply = <&reg_arm>;
55 pu-supply = <&reg_pu>;
56 soc-supply = <&reg_soc>;
57 };
58
59 cpu@1 {
60 compatible = "arm,cortex-a9";
7925e89f 61 device_type = "cpu";
7c1da585
SG
62 reg = <1>;
63 next-level-cache = <&L2>;
64 };
65
66 cpu@2 {
67 compatible = "arm,cortex-a9";
7925e89f 68 device_type = "cpu";
7c1da585
SG
69 reg = <2>;
70 next-level-cache = <&L2>;
71 };
72
73 cpu@3 {
74 compatible = "arm,cortex-a9";
7925e89f 75 device_type = "cpu";
7c1da585
SG
76 reg = <3>;
77 next-level-cache = <&L2>;
78 };
79 };
80
81 soc {
951ebf58
SG
82 ocram: sram@00900000 {
83 compatible = "mmio-sram";
84 reg = <0x00900000 0x40000>;
8888f651 85 clocks = <&clks IMX6QDL_CLK_OCRAM>;
951ebf58
SG
86 };
87
7c1da585
SG
88 aips-bus@02000000 { /* AIPS1 */
89 spba-bus@02000000 {
90 ecspi5: ecspi@02018000 {
91 #address-cells = <1>;
92 #size-cells = <0>;
93 compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
94 reg = <0x02018000 0x4000>;
e6117ff3 95 interrupts = <0 35 IRQ_TYPE_LEVEL_HIGH>;
8888f651
SG
96 clocks = <&clks IMX6Q_CLK_ECSPI5>,
97 <&clks IMX6Q_CLK_ECSPI5>;
7c1da585 98 clock-names = "ipg", "per";
67794025
AB
99 dmas = <&sdma 11 7 1>, <&sdma 12 7 2>;
100 dma-names = "rx", "tx";
7c1da585
SG
101 status = "disabled";
102 };
103 };
104
105 iomuxc: iomuxc@020e0000 {
106 compatible = "fsl,imx6q-iomuxc";
7c1da585
SG
107 };
108 };
109
0fb1f804
RZ
110 sata: sata@02200000 {
111 compatible = "fsl,imx6q-ahci";
112 reg = <0x02200000 0x4000>;
e6117ff3 113 interrupts = <0 39 IRQ_TYPE_LEVEL_HIGH>;
8888f651
SG
114 clocks = <&clks IMX6QDL_CLK_SATA>,
115 <&clks IMX6QDL_CLK_SATA_REF_100M>,
116 <&clks IMX6QDL_CLK_AHB>;
0fb1f804
RZ
117 clock-names = "sata", "sata_ref", "ahb";
118 status = "disabled";
119 };
120
419e202b
LS
121 gpu_vg: gpu@02204000 {
122 compatible = "vivante,gc";
123 reg = <0x02204000 0x4000>;
124 interrupts = <0 11 IRQ_TYPE_LEVEL_HIGH>;
125 clocks = <&clks IMX6QDL_CLK_OPENVG_AXI>,
126 <&clks IMX6QDL_CLK_GPU2D_CORE>;
127 clock-names = "bus", "core";
128 power-domains = <&gpc 1>;
129 };
130
7c1da585 131 ipu2: ipu@02800000 {
4520e692
PZ
132 #address-cells = <1>;
133 #size-cells = <0>;
7c1da585
SG
134 compatible = "fsl,imx6q-ipu";
135 reg = <0x02800000 0x400000>;
e6117ff3
TK
136 interrupts = <0 8 IRQ_TYPE_LEVEL_HIGH>,
137 <0 7 IRQ_TYPE_LEVEL_HIGH>;
8888f651
SG
138 clocks = <&clks IMX6QDL_CLK_IPU2>,
139 <&clks IMX6QDL_CLK_IPU2_DI0>,
140 <&clks IMX6QDL_CLK_IPU2_DI1>;
7c1da585 141 clock-names = "bus", "di0", "di1";
09ebf366 142 resets = <&src 4>;
4520e692 143
c0470c38
PZ
144 ipu2_csi0: port@0 {
145 reg = <0>;
146 };
147
148 ipu2_csi1: port@1 {
149 reg = <1>;
150 };
151
4520e692
PZ
152 ipu2_di0: port@2 {
153 #address-cells = <1>;
154 #size-cells = <0>;
155 reg = <2>;
156
157 ipu2_di0_disp0: endpoint@0 {
158 };
159
160 ipu2_di0_hdmi: endpoint@1 {
161 remote-endpoint = <&hdmi_mux_2>;
162 };
163
164 ipu2_di0_mipi: endpoint@2 {
28f2c118 165 remote-endpoint = <&mipi_mux_2>;
4520e692
PZ
166 };
167
168 ipu2_di0_lvds0: endpoint@3 {
169 remote-endpoint = <&lvds0_mux_2>;
170 };
171
172 ipu2_di0_lvds1: endpoint@4 {
173 remote-endpoint = <&lvds1_mux_2>;
174 };
175 };
176
177 ipu2_di1: port@3 {
178 #address-cells = <1>;
179 #size-cells = <0>;
180 reg = <3>;
181
182 ipu2_di1_hdmi: endpoint@1 {
183 remote-endpoint = <&hdmi_mux_3>;
184 };
185
186 ipu2_di1_mipi: endpoint@2 {
28f2c118 187 remote-endpoint = <&mipi_mux_3>;
4520e692
PZ
188 };
189
190 ipu2_di1_lvds0: endpoint@3 {
191 remote-endpoint = <&lvds0_mux_3>;
192 };
193
194 ipu2_di1_lvds1: endpoint@4 {
195 remote-endpoint = <&lvds1_mux_3>;
196 };
197 };
198 };
199 };
200
201 display-subsystem {
202 compatible = "fsl,imx-display-subsystem";
203 ports = <&ipu1_di0>, <&ipu1_di1>, <&ipu2_di0>, <&ipu2_di1>;
204 };
419e202b
LS
205
206 gpu-subsystem {
207 compatible = "fsl,imx-gpu-subsystem";
208 cores = <&gpu_2d>, <&gpu_3d>, <&gpu_vg>;
209 };
4520e692
PZ
210};
211
212&hdmi {
213 compatible = "fsl,imx6q-hdmi";
214
215 port@2 {
216 reg = <2>;
217
218 hdmi_mux_2: endpoint {
219 remote-endpoint = <&ipu2_di0_hdmi>;
220 };
221 };
222
223 port@3 {
224 reg = <3>;
225
226 hdmi_mux_3: endpoint {
227 remote-endpoint = <&ipu2_di1_hdmi>;
7c1da585
SG
228 };
229 };
230};
41c04342
ST
231
232&ldb {
8888f651
SG
233 clocks = <&clks IMX6QDL_CLK_LDB_DI0_SEL>, <&clks IMX6QDL_CLK_LDB_DI1_SEL>,
234 <&clks IMX6QDL_CLK_IPU1_DI0_SEL>, <&clks IMX6QDL_CLK_IPU1_DI1_SEL>,
235 <&clks IMX6QDL_CLK_IPU2_DI0_SEL>, <&clks IMX6QDL_CLK_IPU2_DI1_SEL>,
236 <&clks IMX6QDL_CLK_LDB_DI0>, <&clks IMX6QDL_CLK_LDB_DI1>;
41c04342
ST
237 clock-names = "di0_pll", "di1_pll",
238 "di0_sel", "di1_sel", "di2_sel", "di3_sel",
239 "di0", "di1";
240
241 lvds-channel@0 {
4520e692
PZ
242 port@2 {
243 reg = <2>;
244
245 lvds0_mux_2: endpoint {
246 remote-endpoint = <&ipu2_di0_lvds0>;
247 };
248 };
249
250 port@3 {
251 reg = <3>;
252
253 lvds0_mux_3: endpoint {
254 remote-endpoint = <&ipu2_di1_lvds0>;
255 };
256 };
41c04342
ST
257 };
258
259 lvds-channel@1 {
4520e692
PZ
260 port@2 {
261 reg = <2>;
262
263 lvds1_mux_2: endpoint {
264 remote-endpoint = <&ipu2_di0_lvds1>;
265 };
266 };
267
268 port@3 {
269 reg = <3>;
270
271 lvds1_mux_3: endpoint {
272 remote-endpoint = <&ipu2_di1_lvds1>;
273 };
274 };
41c04342
ST
275 };
276};
04cec1a2 277
4520e692 278&mipi_dsi {
70c2652c
LY
279 ports {
280 port@2 {
281 reg = <2>;
4520e692 282
70c2652c
LY
283 mipi_mux_2: endpoint {
284 remote-endpoint = <&ipu2_di0_mipi>;
285 };
4520e692 286 };
4520e692 287
70c2652c
LY
288 port@3 {
289 reg = <3>;
4520e692 290
70c2652c
LY
291 mipi_mux_3: endpoint {
292 remote-endpoint = <&ipu2_di1_mipi>;
293 };
4520e692
PZ
294 };
295 };
04cec1a2 296};
a04a0b6f
PZ
297
298&vpu {
299 compatible = "fsl,imx6q-vpu", "cnm,coda960";
300};