ARM: dts: imx25-pdk: Provide an Ethernet PHY reset
[linux-2.6-block.git] / arch / arm / boot / dts / imx25-pdk.dts
CommitLineData
860c06f6
FE
1/*
2 * Copyright 2013 Freescale Semiconductor, Inc.
3 *
4 * The code contained herein is licensed under the GNU General Public
5 * License. You may obtain a copy of the GNU General Public License
6 * Version 2 or later at the following locations:
7 *
8 * http://www.opensource.org/licenses/gpl-license.html
9 * http://www.gnu.org/copyleft/gpl.html
10 */
11
12/dts-v1/;
36dffd8f 13#include "imx25.dtsi"
860c06f6
FE
14
15/ {
16 model = "Freescale i.MX25 Product Development Kit";
17 compatible = "fsl,imx25-pdk", "fsl,imx25";
18
19 memory {
20 reg = <0x80000000 0x4000000>;
21 };
6e3ef2f6
FE
22
23 regulators {
24 compatible = "simple-bus";
25 #address-cells = <1>;
26 #size-cells = <0>;
27
28 reg_fec_3v3: regulator@0 {
29 compatible = "regulator-fixed";
30 reg = <0>;
31 regulator-name = "fec-3v3";
32 regulator-min-microvolt = <3300000>;
33 regulator-max-microvolt = <3300000>;
34 gpio = <&gpio2 3 0>;
35 enable-active-high;
36 };
37 };
860c06f6
FE
38};
39
860c06f6
FE
40&fec {
41 phy-mode = "rmii";
f0bd6881
FE
42 pinctrl-names = "default";
43 pinctrl-0 = <&pinctrl_fec>;
6e3ef2f6 44 phy-supply = <&reg_fec_3v3>;
c7b15c28 45 phy-reset-gpios = <&gpio4 8 0>;
860c06f6
FE
46 status = "okay";
47};
48
53ba9c70
FE
49&iomuxc {
50 imx25-pdk {
f0bd6881
FE
51 pinctrl_fec: fecgrp {
52 fsl,pins = <
53 MX25_PAD_FEC_MDC__FEC_MDC 0x80000000
54 MX25_PAD_FEC_MDIO__FEC_MDIO 0x400001e0
55 MX25_PAD_FEC_TDATA0__FEC_TDATA0 0x80000000
56 MX25_PAD_FEC_TDATA1__FEC_TDATA1 0x80000000
57 MX25_PAD_FEC_TX_EN__FEC_TX_EN 0x80000000
58 MX25_PAD_FEC_RDATA0__FEC_RDATA0 0x80000000
59 MX25_PAD_FEC_RDATA1__FEC_RDATA1 0x80000000
60 MX25_PAD_FEC_RX_DV__FEC_RX_DV 0x80000000
61 MX25_PAD_FEC_TX_CLK__FEC_TX_CLK 0x1c0
6e3ef2f6 62 MX25_PAD_A17__GPIO_2_3 0x80000000
c7b15c28 63 MX25_PAD_D12__GPIO_4_8 0x80000000
f0bd6881
FE
64 >;
65 };
66
53ba9c70
FE
67 pinctrl_uart1: uart1grp {
68 fsl,pins = <
69 MX25_PAD_UART1_RTS__UART1_RTS 0xe0
70 MX25_PAD_UART1_CTS__UART1_CTS 0xe0
71 MX25_PAD_UART1_TXD__UART1_TXD 0x80000000
72 MX25_PAD_UART1_RXD__UART1_RXD 0xc0
73 >;
74 };
75 };
76};
77
860c06f6
FE
78&nfc {
79 nand-on-flash-bbt;
80 status = "okay";
81};
8617cb0b
FE
82
83&uart1 {
53ba9c70
FE
84 pinctrl-names = "default";
85 pinctrl-0 = <&pinctrl_uart1>;
86 fsl,uart-has-rtscts;
8617cb0b
FE
87 status = "okay";
88};